

# **Multi-Channel DC Power/Energy Monitor with Accumulator**

#### Features

- High-Side Current Monitor with 2, 3 or 4 Channels
  - 100 mV full-scale range for current sense voltage,16 bit resolution
  - Selectable bidirectional current sense capability, -100 mV to +100 mV range, 16 bit two's complement (signed) data format
  - External sense resistor sets full scale current range
  - Very low input current simplifies routing
- Wide Bus Voltage Range for Voltage Monitor
  - 0V to 32V input common-mode voltage
  - 16 bit resolution for voltage measurements,
     14 bits are used for power calculations
- Real Time Auto-Calibration of Offset and Gain Errors for Voltage and Current, No User Adjustment Required
- 1% Power Measurement Accuracy over a Wide Dynamic Range
- On-Chip Accumulation of 28-bit Power Results for Energy Measurement
  - 48-bit power accumulator register for recording accumulated power data
  - 24 bit Accumulator Count
  - User programmable sampling rates of 8, 64, 256 and 1024 samples per second
  - 17 minutes of power data accumulation minimum at 1024 S/s
  - Over 36 hours of power data accumulation minimum at 8 S/s
- 2.7V to 5.5V Supply Operation
  - Separate V<sub>DD</sub> I/O pin for digital I/O
  - 1.62-5.5V capable SMBus and digital I/O
  - SMBus 3.0 and I<sup>2</sup>C Fast Mode Plus (1Mb/S)
- SMBus Address 16 Options, set with Resistor
- No Input Filters Required
- ALERT Features that can be Enabled:
  - ALERT on accumulator overflow
  - ALERT on Conversion Complete
- 4x4x0.5 mm UQFN Package
- 2.225x2.17 mm WLCSP Package

#### Applications

- Embedded Computing
- Networking
- · FPGA Systems
- · Automotive
- Low Voltage/High Power AI, GPU
- Industrial
- Linux<sup>®</sup> Applications
- Notebook and Tablet Computing
- Cloud, Linux and Server Computing
- Optical Networking Modules

#### **Computing Platform Support**

- Windows<sup>®</sup> 10 Driver
- · Linux Driver
- Python™ Script

#### Description

The PAC1932/3/4 are two, three and four-channel power and energy monitoring devices. A high-voltage multiplexer sequentially connects the inputs to a bus voltage monitor and current sense amplifier that feed high-resolution ADCs. Digital circuitry performs power calculations and energy accumulation.

This enables energy monitoring with integration periods from 1 ms up to 36 hours or longer. Bus voltage, sense resistor voltage and accumulated proportional power are stored in registers for retrieval by the system master or Embedded Controller.

The sampling rate and energy integration period can be controlled over SMBus or  $I^2C$ . Active channel selection, one-shot measurements and other controls are also configurable by SMBus or  $I^2C$ .

The PAC1932/3/4 device family uses real time calibration to minimize offset and gain errors. No input filters are required for this device.

### **Package Types**



#### **Device Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

### 1.1 Electrical Specifications

#### Absolute Maximum Ratings<sup>(†)</sup>

| V <sub>DD</sub> pin                              | 0.3 to 6.0V       |
|--------------------------------------------------|-------------------|
| Voltage on SENSE- and SENSE+ pins                | 0.3 to 40V        |
| Voltage on any other pin to GND                  | GND -0.3 to +6.0V |
| Voltage between Sense pins ( (SENSE+ – SENSE-) ) | 500 mV            |
| Input current to any pin except $V_{DD}$         | ±100 mA           |
| Output short-circuit current                     | Continuous        |
| Junction to Ambient $(\theta_{J-A})$             | +78°C/W           |
| Operating Ambient Temperature Range              | 40 to +150°C      |
| Storage Temperature Range                        | 55 to +150°C      |
| ESD Rating – all pins – HBM                      | 4000V             |
| ESD Rating – all pins – CDM                      | 2000V             |

**† Notice**: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.

### **ESD Protection Diagram**



This diagram represents the ESD protection circuitry on the PAC1934. The SENSE pins are allowed to be at 32V if V<sub>DD</sub> is at zero. The back-to-back diodes between the Sense+ and Sense- pins have 1 k $\Omega$  resistors in series with them.

For PAC1932 and PAC1933, some of the SENSE pins are not electrically connected inside. These unconnected pins should be grounded.

#### TABLE 1-1: DC CHARACTERISTICS

 $\label{eq:trical Characteristics: Unless otherwise specified, maximum values are at T_A = -40^\circ C \ to \ +85^\circ C, \\ V_{DD} = 2.7V \ to \ 5.5V, \ V_{DD \ I/O} = 1.62V \ to \ 5.5V, \ V_{BUS} = 0V \ to \ 32V; \ typical \ values \ are \ at \ T_A = +25^\circ C \\ V_{DD} = V_{DD \ I/O} = 3.3V, \ V_{BUS} = 32V, \ V_{SENSE} = (SENSE+ - SENSE-) = 0V \\ \end{tabular}$ 

| Characteristic                                                | Symbol                                     | Min.  | Тур.             | Max. | Unit     | Conditions                                                                                                            |
|---------------------------------------------------------------|--------------------------------------------|-------|------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------|
| Power Supply                                                  |                                            |       |                  |      |          | <u>I</u>                                                                                                              |
| V <sub>DD</sub> Range                                         | V <sub>DD</sub>                            | 2.7   | -                | 5.5  | V        |                                                                                                                       |
| V <sub>DD I/O</sub> Range                                     | V <sub>DD</sub> I/O                        | 1.62  | _                | 5.5  | V        |                                                                                                                       |
| V <sub>DD</sub> Pin Active<br>Current                         | I <sub>DD</sub>                            |       | 585              | 675  | μA       | 1024 Samples/s<br>All IDD specifications are the same<br>for PAC1932/3/4                                              |
| V <sub>DD</sub> Pin Active<br>Current                         | IDD SLOW                                   | —     | 16               | —    | μA       | 4 channels enabled, 8 Samples/s                                                                                       |
| Minimum V <sub>DD</sub> Rise<br>Rate                          | V <sub>DD_RISE_MIN</sub>                   |       | 0.05             | _    | V/ms     | 0 to 5V in 100 ms                                                                                                     |
| Maximum V <sub>DD</sub> Rise<br>Rate                          | V <sub>DD_RISE</sub>                       | _     | 1000             | _    | V/ms     | 0 to 5V in 5 μs                                                                                                       |
| V <sub>DD</sub> Sleep Current                                 | I <sub>DD_SLEEP</sub>                      | _     | 5                | _    | μA       | Sleep State                                                                                                           |
| V <sub>DD</sub> Power-Down<br>Current                         | I <sub>DD_PWRDN</sub>                      |       | 0.1              | _    | μA       | Power-Down State                                                                                                      |
| V <sub>DD I/O</sub> Current                                   | I <sub>DD I/O</sub>                        | _     | _                | 2    | μA       | All States                                                                                                            |
| Analog Input Characte                                         |                                            |       |                  |      |          |                                                                                                                       |
| V <sub>BUS</sub> Voltage Range                                | V <sub>BUS</sub>                           | -0.2V | _                | 32   | V        | Common mode range for SENSE+<br>and SENSE- pins, referenced to<br>ground (negative range not tested<br>in production) |
| V <sub>SENSE</sub> Differential<br>Input Voltage Range        | V <sub>SENSE_DIF</sub>                     | -100  | _                | 100  | mV       |                                                                                                                       |
| SENSE+, SENSE-Pin<br>Input Current                            | I <sub>SENSE</sub> +, I <sub>SENSE</sub> - | -7    | 0                | 7    | μA       | V <sub>SENSE</sub> + = V <sub>SENSE</sub> - = 32V<br>(Input current is the combined<br>current for the two pins)      |
| SENSE+, SENSE-Pin<br>Input current                            | I <sub>SENSE</sub> +, I <sub>SENSE</sub> - | –1    | 0                | 1    | μA       | V <sub>SENSE</sub> + = 6V, V <sub>SENSE</sub> - = 5.9V                                                                |
| V <sub>SENSE</sub> Measurement                                | Accuracy                                   |       |                  |      |          | •                                                                                                                     |
| V <sub>SENSE</sub> Gain<br>Accuracy                           | V <sub>SENSE</sub> _<br>GAIN_ERR           |       | ±0.2<br>±1       | ±0.9 | %<br>%   | At +25°C<br>typical, -40 to +85°C                                                                                     |
| V <sub>SENSE</sub> Offset<br>Accuracy, referenced<br>to input | V <sub>BUS_</sub><br>OFFSET_ERR            |       | ±0.012<br>±0.012 | ±0.1 | mV<br>mV | At +25°C<br>typical, -40 to +85°C                                                                                     |
| V <sub>SENSE</sub> – Unidirection                             | al Currents                                |       |                  |      |          |                                                                                                                       |
| V <sub>SENSE</sub><br>ADC Resolution                          | V <sub>SENSE_RES</sub>                     | —     | —                | 16   | Bits     | Straight Binary for unidirectional<br>currents                                                                        |
| V <sub>SENSE</sub><br>Full Scale Range                        | V <sub>SENSE_FSR</sub>                     | 0     | —                | 100  | mV       | Unidirectional currents                                                                                               |
| V <sub>SENSE</sub> LSB Step<br>Size                           | V <sub>SENSE_LSB</sub>                     |       | 1.5              | _    | μV       | Unidirectional currents                                                                                               |
| V <sub>SENSE</sub> – Bidirectiona                             | I Currents                                 |       |                  |      |          | ·                                                                                                                     |
| V <sub>SENSE</sub><br>ADC Resolution                          | V <sub>SENSE_RES</sub>                     |       | —                | 16   | bits     | 16-bit two's complement (signed)                                                                                      |
| V <sub>SENSE</sub><br>Full Scale Range                        | V <sub>SENSE_FSR</sub>                     | -100  | —                | 100  | mV       | Bidirectional currents                                                                                                |

#### TABLE 1-1: DC CHARACTERISTICS (CONTINUED)

**Electrical Characteristics**: Unless otherwise specified, maximum values are at  $T_A = -40^{\circ}$ C to +85°C,  $V_{DD} = 2.7V$  to 5.5V,  $V_{DD \ I/O} = 1.62V$  to 5.5V,  $V_{BUS} = 0V$  to 32V; typical values are at  $T_A = +25^{\circ}$ C  $V_{DD} = V_{DD \ I/O} = 3.3V$ ,  $V_{BUS} = 32V$ ,  $V_{SENSE} = (SENSE+ - SENSE-) = 0V$ 

| $v_{DD} = v_{DD I/O} = 3.3V, v_{BUS} = 32V, v_{SENSE} = (SENSE+ - SENSE-) = 0V$ |                                 |      |               |      |            |                                                                                                     |
|---------------------------------------------------------------------------------|---------------------------------|------|---------------|------|------------|-----------------------------------------------------------------------------------------------------|
| Characteristic                                                                  | Symbol                          | Min. | Тур.          | Max. | Unit       | Conditions                                                                                          |
| V <sub>SENSE</sub> LSB Step<br>Size                                             | V <sub>SENSE_LSB</sub>          | —    | 3             | _    | μV         | Bidirectional currents                                                                              |
| V <sub>BUS</sub> Measurement A                                                  | ccuracy                         |      |               |      |            |                                                                                                     |
| V <sub>BUS</sub> Gain Accuracy                                                  | V <sub>BUS_GAIN_ERR</sub>       | —    | ±0.02<br>±0.2 | ±0.5 | %<br>%     | At +25°C<br>typical, -40 to +85°C                                                                   |
| V <sub>BUS</sub> Offset Accuracy, referenced to input                           | V <sub>BUS_</sub><br>OFFSET_ERR | —    | ±1<br>±2      | —    | LSB<br>LSB | At +25°C<br>typical, -40 to +85°C                                                                   |
| V <sub>BUS</sub> – Unipolar Volta                                               | ges                             |      |               |      |            |                                                                                                     |
| V <sub>BUS</sub><br>ADC Resolution                                              | V <sub>BUS_RES</sub>            | —    | —             | 16   | bits       | Straight Binary for unidirectional<br>currents                                                      |
| V <sub>BUS</sub> Unipolar<br>Full-Scale Range                                   | V <sub>BUS</sub> _FSR           | 0    | —             | 32   | V          | Unipolar voltage                                                                                    |
| V <sub>BUS</sub> LSB Step Size                                                  | V <sub>BUS</sub> _LSB           | —    | 488           | —    | μV         | FSR = 32V, 16-bit resolution                                                                        |
| V <sub>BUS</sub> – Bipolar Voltage                                              | es                              |      |               |      |            |                                                                                                     |
| V <sub>BUS</sub> ADC Resolution                                                 | V <sub>BUS_RES</sub>            | —    | _             | 16   | bits       | 16-bit two's complement (signed)<br>numbers are reported for V <sub>BUS</sub><br>measurement result |
| V <sub>BUS</sub> Bipolar<br>Full-Scale Range                                    | V <sub>BUS</sub> _FSR           | -32  | _             | 32   | V          | Mathematical scaling.<br>Physics limits the negative input<br>voltage to -0.2V                      |
| V <sub>BUS</sub> LSB Step Size                                                  | V <sub>BUS</sub> LSB            | _    | 976           | _    | μV         | Bipolar voltages                                                                                    |

#### TABLE 1-1: DC CHARACTERISTICS (CONTINUED)

 $\label{eq:trical Characteristics: Unless otherwise specified, maximum values are at T_A = -40^{\circ}C \ to \ +85^{\circ}C, \\ V_{DD} = 2.7V \ to \ 5.5V, \ V_{DD} \ _{I/O} = 1.62V \ to \ 5.5V, \ V_{BUS} = 0V \ to \ 32V; \ typical \ values \ are \ at \ T_A = +25^{\circ}C \\ V_{DD} = V_{DD} \ _{I/O} = 3.3V, \ V_{BUS} = 32V, \ V_{SENSE} = (SENSE+ - SENSE-) = 0V \\ \end{array}$ 

|                                                                | BUS CET, SENSE      |                              |          |                              |      |                                                                                         |
|----------------------------------------------------------------|---------------------|------------------------------|----------|------------------------------|------|-----------------------------------------------------------------------------------------|
| Characteristic                                                 | Symbol              | Min.                         | Тур.     | Max.                         | Unit | Conditions                                                                              |
| Power Accumulator A                                            | ccuracy             |                              |          |                              |      |                                                                                         |
| Accumulator Error                                              | ACC_Err             | _                            | 0.2      | —                            | %    | V <sub>SENSE</sub> = 97 mV                                                              |
| Accumulator Error                                              | ACC_Err             | _                            | 0.2      | —                            | %    | V <sub>SENSE</sub> = 10 mV                                                              |
| Accumulator Error                                              | ACC_Err             |                              | 1        | —                            | %    | V <sub>SENSE</sub> = 1 mV                                                               |
| Accumulator Error                                              | ACC_Err             |                              | 3        | _                            | %    | V <sub>SENSE</sub> = 100 µV                                                             |
| Accumulator Error                                              | ACC_Err             |                              | 5        | _                            | %    | V <sub>SENSE</sub> = 50 μV                                                              |
| Active Mode Timing                                             | ·                   |                              |          |                              |      |                                                                                         |
| Pull-Up Voltage<br>Range                                       | V <sub>PULLUP</sub> | 1.62                         | —        | 5.5                          | V    | Pull-up voltage for $I^2C/SMBus$ pins and digital I/O pins. Set by V <sub>DD</sub> I/O. |
| Time to First<br>Communications                                | t <sub>INT_T</sub>  | —                            | 14.25    | —                            | ms   |                                                                                         |
| Transition From Sleep<br>State to Start of<br>Conversion Cycle | tSLEEP_TO_ACTIVE    | —                            | 3        | —                            | ms   |                                                                                         |
| Digital I/O Pins (SM_O                                         | CLK, SM_DATA, SL    | OW/ALER                      | RT, PWRD | N)                           |      |                                                                                         |
| Input High Voltage                                             | V <sub>IH</sub>     | V <sub>DD</sub> I/O<br>x 0.7 | —        | —                            | V    |                                                                                         |
| Input Low Voltage                                              | V <sub>IL</sub>     | _                            | _        | V <sub>DD</sub> I/O<br>x 0.3 | V    |                                                                                         |
| Output Low Voltage                                             | V <sub>OL</sub>     | —                            | —        | 0.4                          | V    | Sinking 8 mA for the ALERT pin and 20 mA for the SMCLK pin                              |
| Leakage Current                                                | I <sub>LEAK</sub>   | -1                           |          | +1                           | μA   |                                                                                         |

| <b>Electrical Characteristics</b> : Unless otherwise specified, maximum values are at $T_A = -40^{\circ}C$ to +85°C,<br>$V_{DD} = 2.7V$ to 5.5V, $V_{BUS} = 0V$ to 32V; Typical values are at $T_A = +25^{\circ}C$ , $V_{DD} = 3.3V$ , $V_{BUS} = 32V$ ,<br>$V_{SENSE} = (SENSE+ - SENSE-) = 0V$ , $V_{DD}$ I/O = 1.62V to 5.5V |                     |      |      |      |       |                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------|------|-------|-------------------------------------------------------------|
| Characteristic                                                                                                                                                                                                                                                                                                                  | Sym.                | Min. | Тур. | Max. | Units | Conditions                                                  |
| SMBus Interface                                                                                                                                                                                                                                                                                                                 |                     |      |      |      |       |                                                             |
| Input Capacitance                                                                                                                                                                                                                                                                                                               | C <sub>IN</sub>     |      | 4    | 10   | pF    | Not tested in production                                    |
| SMBus Timing                                                                                                                                                                                                                                                                                                                    |                     |      |      |      | •     |                                                             |
| Clock Frequency                                                                                                                                                                                                                                                                                                                 | f <sub>SMB</sub>    | .010 | _    | 1    | MHz   | No minimum if Time-Out is not enabled                       |
| Spike Suppression                                                                                                                                                                                                                                                                                                               | t <sub>SP</sub>     | 0    | _    | 50   | ns    |                                                             |
| Bus Free Time Stop to Start                                                                                                                                                                                                                                                                                                     | t <sub>BUF</sub>    | 0.5  | _    | _    | μs    | Per SMBus 3.0                                               |
| Hold Time after<br>Repeated Start<br>Condition                                                                                                                                                                                                                                                                                  | t <sub>HD:STA</sub> | 0.26 | _    | _    | μs    | Per SMBus 3.0                                               |
| Repeated Start<br>Condition Setup Time                                                                                                                                                                                                                                                                                          | t <sub>SU:STA</sub> | 0.26 | _    | -    | μs    | Per SMBus 3.0                                               |
| Setup Time: Stop                                                                                                                                                                                                                                                                                                                | t <sub>SU:STO</sub> | 0.26 | _    | _    | μs    | Per SMBus 3.0                                               |
| Setup Time: Start                                                                                                                                                                                                                                                                                                               | t <sub>SU:STA</sub> | 0.26 | _    | _    | μs    |                                                             |
| Data Hold Time                                                                                                                                                                                                                                                                                                                  | t <sub>HD:DAT</sub> | 0    | _    | _    | μs    |                                                             |
| Data Setup Time                                                                                                                                                                                                                                                                                                                 | t <sub>SU:DAT</sub> | 50   | -    | —    | ns    | Per SMBus 3.0 (Note)                                        |
| Clock Low Period                                                                                                                                                                                                                                                                                                                | t <sub>LOW</sub>    | 0.5  |      | _    | μs    | Per SMBus 3.0                                               |
| Clock High Period                                                                                                                                                                                                                                                                                                               | t <sub>HIGH</sub>   | 0.26 | -    | 50   | μs    |                                                             |
| Clock/Data Fall Time                                                                                                                                                                                                                                                                                                            | t <sub>FALL</sub>   |      | _    | 120  | ns    | Not tested in production                                    |
| Clock/Data Rise Time                                                                                                                                                                                                                                                                                                            | t <sub>RISE</sub>   |      |      | 120  | ns    | Not tested in production                                    |
| Capacitive Load                                                                                                                                                                                                                                                                                                                 | C <sub>LOAD</sub>   | _    | _    | 550  | pF    | Per bus line,<br>C <sub>LOAD</sub> not tested in production |
| SLOW Pin Pulse Width                                                                                                                                                                                                                                                                                                            | SLOWpw              | —    | 100  | —    | μs    | Pulses narrower than 100 µS may not be detected             |

#### TABLE 1-2: SMBUS MODULE SPECIFICATIONS

**Note:** A device must internally provide a hold time of at least 300 ns for the SM\_DATA signal (with respect to the V<sub>IH(min)</sub> of the SM\_CLK signal) to bridge the undefined region of the falling edge of SM\_CLK.



FIGURE 1-1:

SMBus Timing.

NOTES:

# 2.0 TYPICAL OPERATING CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated, maximum values are at  $T_A = -40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{DD} = 2.7$ V to 5.5V,  $V_{BUS} = 0$ V to 32V; typical values are at  $T_A = +25^{\circ}$ C,  $V_{DD} = 3.3$ V,  $V_{BUS} = 3.3$ V,  $V_{SENSE} = (SENSE+ - SENSE-) = 0$ V,  $V_{DD}$  I/O = 1.62 to 5.5V.



FIGURE 2-1: Input Voltage.

V<sub>SENSE</sub> Error vs. V<sub>SENSE</sub>



**FIGURE 2-2:** V<sub>SENSE</sub> Error vs. V<sub>SENSE</sub> Input Voltage Bidirectional Mode.



**FIGURE 2-3:** V<sub>SENSE</sub> Error vs. V<sub>SENSE</sub> Input Voltage vs. Temperature.



**FIGURE 2-4:** V<sub>SENSE</sub> Error vs. V<sub>SENSE</sub> Input Voltage and Temperature.



**FIGURE 2-5:** V<sub>SENSE</sub> Error vs. V<sub>SENSE</sub> Input Voltage Bidirectional Mode (Zoom View).



**FIGURE 2-6:** V<sub>SENSE</sub> Error vs. V<sub>SENSE</sub> and Common Mode.

**Note:** Unless otherwise indicated, maximum values are at  $T_A = -40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{DD} = 2.7$ V to 5.5V,  $V_{BUS} = 0$ V to 32V; typical values are at  $T_A = +25^{\circ}$ C,  $V_{DD} = 3.3$ V,  $V_{BUS} = 3.3$ V,  $V_{SENSE} = (SENSE+ - SENSE-) = 0$ V,  $V_{DD}$  I/O = 1.62 to 5.5V.



FIGURE 2-7: Voltage.





FIGURE 2-8: V<sub>BUS</sub> Error vs. V<sub>BUS</sub> Input Voltage (Zoom View).



FIGURE 2-9: Voltage.



FIGURE 2-10: V<sub>BUS</sub> Error vs. V<sub>BUS</sub> Input Voltage vs. Temperature.



FIGURE 2-11: V<sub>BUS</sub> Error vs. V<sub>BUS</sub> Input Voltage vs. Temperature (Zoom View).



**FIGURE 2-12:** V<sub>BUS</sub> Error vs. V<sub>BUS</sub> Input Voltage vs. Temperature (Bipolar Voltage Mode).





**FIGURE 2-13:** V<sub>BUS</sub> Error vs. V<sub>BUS</sub> Input Voltage vs. Temperature.



**FIGURE 2-14:** Zero Input Histogram for V<sub>BUS</sub> (LSBs, 8X Average Results, Total Population 5,000 devices).



**FIGURE 2-15:** Zero Input Histogram for V<sub>SENSE</sub> (LSBs, 8X Average Results, Total Population 5,000 Devices).



**FIGURE 2-16:** Input Offset for V<sub>BUS</sub> Measurements vs. Temperature.



**FIGURE 2-17:** Input Offset for V<sub>SENSE</sub> Measurements vs. Temperature.



**FIGURE 2-18:**  $I^2C/SMBus Drive Current vs. V_{OL}$ .

**Note:** Unless otherwise indicated, maximum values are at  $T_A = -40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{DD} = 2.7$ V to 5.5V,  $V_{BUS} = 0$ V to 32V; typical values are at  $T_A = +25^{\circ}$ C,  $V_{DD} = 3.3$ V,  $V_{BUS} = 3.3$ V,  $V_{SENSE} = (SENSE+ - SENSE-) = 0$ V,  $V_{DD}$  I/O = 1.62 to 5.5V.



*FIGURE 2-19:* I<sub>DD</sub> vs. Temperature and Supply at 1024 Samples/Second.



**FIGURE 2-20:**  $I_{DD}$  in SLOW Mode vs. Temperature and  $V_{DD}$ .



**FIGURE 2-21:**  $I_{DD}$  for  $V_{DD}$  I/O Pin vs. Temperature and  $V_{DD}$ .



**FIGURE 2-22:**  $I_{DD}$  vs. Temperature,  $V_{DD}$ , and Sample Rate.



**FIGURE 2-23:**  $I_{DD}$  in SLEEP Mode vs. Temperature and  $V_{DD}$ .



**FIGURE 2-24:**  $I_{DD}$  in Power Down Mode vs. Temperature and  $V_{DD}$ .



V<sub>SENSE</sub> Input Current – **FIGURE 2-25:** Active Mode, 1024 Samples/Second.



**FIGURE 2-26:** V<sub>BUS</sub> Input Leakage Current vs. V<sub>DD</sub> and Temperature.



**FIGURE 2-27:** V<sub>BUS</sub> Input Current – Active Mode, 1024 Samples/Second.



**FIGURE 2-28:** V<sub>SENSE</sub> Input Leakage Current vs. V<sub>DD</sub> and Temperature.



**FIGURE 2-29:** Clock Frequency Error -40°C to +85°C. Total Population 200 Devices.



FIGURE 2-30: Clock Frequency Error at 30°C. Total Population 11,189 Devices.

Figure 2-31 shows the equivalent circuitry for the input channels of the PAC193X devices. ESD protection diodes include two 40V breakdown diodes. Input leakage current is very low (no DC bias current). The switched capacitor sampling circuits shown as a switch with equivalent series resistance and sampling capacitor. The switches work at 1024 samples per second (SPS) maximum, independent of sampling rate (at 8 SPS, the device is sleeping in between samples). Input impedance for each input is about 32 MΩ.



FIGURE 2-31: Equivalent Input Circuits for PAC193X Devices.

# 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

| QFN               | WLCSP16           | Symbol              | Pin Type                                             | Description                                                                                                                                                                                                                         |
|-------------------|-------------------|---------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | C3                | SLOW/ALERT          | Digital I/O pin                                      | Voltage range is set by V <sub>DD</sub> I/O pin. Default <u>function</u> is<br>SLOW, may be programmed to function as ALERT pin<br>(Open Collector when functioning as ALERT, requires pull-up<br>resistor to V <sub>DD</sub> I/O). |
| 2                 | A4                | V <sub>DD</sub>     | Power for IC                                         | Positive power supply voltage                                                                                                                                                                                                       |
| 3                 | B4                | GND                 | Ground pin                                           | Ground for the IC                                                                                                                                                                                                                   |
| 4                 | C4                | SM_CLK              | SMBus clock input                                    | Clock Input pin                                                                                                                                                                                                                     |
| 5                 | D4                | SM_DATA             | SMBus data I/O                                       | Open drain requires pull-up resistor to V <sub>DD</sub> I/O                                                                                                                                                                         |
| 6                 | C2                | ADDRSEL             | Analog I/O pin                                       | Address selection for the SMBus Slave address                                                                                                                                                                                       |
| 7 <sup>(1)</sup>  | C1 <sup>(2)</sup> | SENSE3-             | 32V analog pin                                       | 0-32V range, connect to load side of sense resistor                                                                                                                                                                                 |
| 8 <sup>(1)</sup>  | D1 <sup>(2)</sup> | SENSE3+             | 32V analog pin                                       | 0-32V range, connect to supply side of sense resistor                                                                                                                                                                               |
| 9 <sup>(1)</sup>  | D2 <sup>(2)</sup> | SENSE4-             | 32V analog pin                                       | 0-32V range, connect to load side of sense resistor                                                                                                                                                                                 |
| 10 <sup>(1)</sup> | D3 <sup>(2)</sup> | SENSE4+             | 32V analog pin                                       | 0-32V range, connect to supply side of sense resistor                                                                                                                                                                               |
| 11                | A3                | SENSE1+             | 32V analog pin                                       | 0-32V range, connect to supply side of sense resistor                                                                                                                                                                               |
| 12                | A2                | SENSE1-             | 32V analog pin                                       | 0-32V range, connect to load side of sense resistor                                                                                                                                                                                 |
| 13                | A1                | SENSE2+             | 32V analog pin                                       | 0-32V range, connect to supply side of sense resistor                                                                                                                                                                               |
| 14                | B1                | SENSE2-             | 32V analog pin                                       | 0-32V range, connect to load side of sense resistor                                                                                                                                                                                 |
| 15                | B2                | V <sub>DD</sub> I/O | Sets V <sub>IH</sub><br>reference for digital<br>I/O | Digital power reference level for digital I/O                                                                                                                                                                                       |
| 16                | B3                | PWRDN               | Digital input pin                                    | Voltage range is set by V <sub>DD</sub> I/O pin. Active low puts the device in power-down state (all circuitry is powered down including SMBus).                                                                                    |
| 17                |                   | EP                  | N/C                                                  | The Exposed pad is not electrically connected                                                                                                                                                                                       |

#### TABLE 3-1: PIN DESCRIPTIONS

**Note 1:** For PAC1932, pins 7,8,9,10 are not connected inside and should be grounded. For PAC1933, pins 9 and 10 are not connected inside and should be grounded.

2: For PAC1932, solder balls on C1, D1, D2, and D3 are present but the channels are disabled internally and should be grounded. For PAC1933, solder balls on D2 and D3 are present but the channels are disabled internally and should be grounded.

#### 3.1 SenseN+/SenseN- (N=1,2,3,4)

These two pins form the differential input for measuring voltage across a sense resistor in the application. The positive input (SenseN+) also acts as the input pin for bus voltage.

## 3.2 Ground (GND)

System ground.

#### 3.3 SMBus Data (SM\_DATA)

This is the bi-directional SMBus data pin. This pin is open drain, and requires a pull-up resistor to  $V_{\text{DD}}$  I/O.

## 3.4 SMBus Clock (SM\_CLK)

This is the SMBus clock input pin.

# 3.5 Positive Power Supply Voltage (V<sub>DD</sub>)

Power supply input pin for the device. 2.7-5.5V range, bypass with 100 nF ceramic capacitor to ground near the IC.

# 3.6 Digital Power Reference Voltage (V<sub>DD I/O</sub>)

Connect this pin to the power supply voltage for the digital controller driving the SMBus pins and digital input pins for the device, 1.62V-5.5V. Bypass with 100 nF ceramic capacitor to ground near the IC. This pin does not supply power, instead it acts as the V<sub>IH</sub> reference.

## 3.7 Address Selection (ADDR\_SEL)

Connect a resistor from this pin to ground to select SMBus address.

# 3.8 Enable Pin (PWRDN)

Power down input pin for the device, active low.

## 3.9 SLOW/ALERT

In default mode, if this pin is forced high, sampling rate is forced to eight samples/second. When it is forced low, the sampling rate is 1024 samples/second unless a different sample rate has been programmed. This pin may be programmed to act as the ALERT pin, in ALERT mode the pin needs a pull-up resistor to  $V_{DD}$  I/O.

### 3.10 Exposed Thermal Pad Pin (EP)

The Exposed pad is not electrically connected. It is recommended that you connect it to ground.

# 4.0 GENERAL DESCRIPTION

The PAC1934 is a four-channel, bidirectional, high-side current-sensing device with precision voltage measurement capabilities, DSP for power calculation and a power accumulator. PAC1932 and PAC1933 are two and three channel versions of the PAC1934. These devices measure the voltage developed across an external sense resistor ( $V_{SENSE}$ ) to represent the high-side current of a battery or voltage regulator. The PAC1932/3/4 also measures the SENSE+ pin voltages ( $V_{BUS}$ ). Both  $V_{BUS}$  and  $V_{SENSE}$  are converted to digital

results by a 16-bit ADC, and the digital results are multiplied to give  $V_{POWER}$ . The  $V_{POWER}$  results are accumulated on-chip, which enables energy measurement over the accumulation period.

The PAC1932/3/4 has an I<sup>2</sup>C/SMBus interface for digital control and reading results. It also has digital supply reference  $V_{DD}$  I/O that is to be connected to the same supply as the digital master for the I<sup>2</sup>C/SMBUS, enabling digital I/O voltages as low as 1.62V.

A system diagram is shown in **Figure 4-1**.





FIGURE 4-2: PAC1932/3/4 Functional Block Diagram.



FIGURE 4-3:PCB Pattern for SenseResistor.

Figure 4-3 shows the recommended PCB pattern for sense resistor with wide metal for the high-current path. The drawing shows metal, solder paste openings and resistor outline. V<sub>SOURCE</sub> connects to the +terminal of the high-current path, and the load connects to the -terminal of the high-current path. Sense+ and Sense- have a Kelvin connection to the current sense resistor to ensure that no metal with high current is included in the V<sub>SENSE</sub> measurement path. Sense+ and Sense- are shown as a differential pair, route them as a differential pair to the Sense inputs at the chip.

#### 4.1 Detailed Description

A high-voltage multiplexer connects the input pins to the V<sub>BUS</sub> and V<sub>SENSE</sub> amplifiers. The amplifier outputs are sampled simultaneously for each channel, converted by 16 bit ADCs and processed for gain and offset error correction. After each conversion, V<sub>BUS</sub> and V<sub>SENSE</sub> are multiplied together to give V<sub>POWER</sub>.

An internal oscillator and digital control signals control the two ADCs and the mux. The mux sequentially connects each channel's amplifiers to the ADC inputs.

The PAC1932/3/4 measures the source-side voltage,  $V_{BUS}$ , and the voltage  $V_{SENSE}$  across an external current sense resistor,  $R_{SENSE}$ .

# 4.1.1 INITIAL OPERATION AND ACTIVE STATE

After POR and a start-up sequence, the device is in the Active state and begins sampling the inputs sequentially. Voltage and current are sampled for all active channels and power is calculated and accumulated. All active channels are sampled at 1024 samples/second by default. Sample rates of 256, 64 or eight samples/second may be programmed over  $I^2C$ or SMBus. If the SLOW pin is asserted the sample rate is eight samples per second. For sampling rates lower than 1024 samples/second, the device is in Sleep mode for a portion of the conversion cycle, which results in lower power dissipation. If fewer than four channels are active, power is also reduced.

To read accumulator data and reset the accumulators, the REFRESH command is used. To read the voltage, current, power and accumulator data without resetting the accumulators, the REFRESH\_V command is used. Changes to the Control register (01h) are activated by sending either REFRESH or REFRESH\_V. When a new value is written to the Control register (01h), the new values take effect at the end of the next round-robin sampling cycle following the next REFRESH or REFRESH\_V command.

#### 4.1.2 REFRESH COMMAND

The master sends the REFRESH command after changing the Control register and/or before reading accumulator data from the device. The master controls the accumulation period in this manner.

The readable registers for the  $V_{BUS}$ ,  $V_{SENSE}$ , Power, accumulator outputs and accumulator count are updated by the REFRESH command and the values will be static until the next REFRESH command. These readable registers will be stable within 1 mS from sending the REFRESH command, and may be read by the master at any time up until the next REFRESH command is sent. The internal accumulator values and accumulator count will be reset by the REFRESH command, but the sampling of the inputs,

data conversion and power integration is not interrupted and will continue as determined by the settings in the Control register.

Changes written to the control and configuration registers take effect 1 mS after a REFRESH command is sent. Any new commands written within this 1 mS window will be ignored and NACKed to indicate that they are ignored.

The values for  $V_{BUS}$  and  $V_{SENSE}$  measurement results and Power calculation results respond to the REFRESH command in the same fashion as the accumulators and accumulator count. The readable registers will be stable within 1 mS from sending the REFRESH command and may be read by the master at any time. The internal values continue to be updated according to the sampling plan determined by the settings in the Control register. The results that are sent to the readable registers for V<sub>BUS</sub>, V<sub>SENSE</sub> and Power are the values from the most recent complete conversion cycle. See **Register 6-1** REFRESH Command (Address 00h).

#### 4.1.3 REFRESH\_G COMMAND

The REFRESH\_G is identical in every respect to the REFRESH command, but it is used with the I<sup>2</sup>C General Call address (0000 000). This allows the system to issue a REFRESH command to all of the PAC1932/3/4 devices in the system with a single command. Then the data from this REFRESH G command may be read device-by-device to capture a snapshot of the system power and energy for all devices. See Register 6-12 REFRESH G Command (Address 1Eh). Note that the REFRESH G command can also be used with a valid Slave address but in this case only the device with this Slave address will receive the command. In other words it has the same properties as the REFRESH command with the possibility of being compatible with the I<sup>2</sup>C General Call address.

#### 4.1.4 REFRESH\_V COMMAND

If the user wants to read V<sub>SENSE</sub> and V<sub>BUS</sub> results, the most recent Power calculation, and/or the accumulator values and count without resetting the accumulators, the REFRESH V command may be sent. Sending the REFRESH V command and waiting 1 mS ensures that the V<sub>SENSE</sub>, V<sub>BUS</sub>, Power, accumulator and accumulator count values will be stable when read by the master. The sampling of the inputs, data conversion and power integration are not interrupted and will continue as determined by the settings in the Control register. The data in these readable registers will remain stable until the next REFRESH or REFRESH V command. The internal accumulator values and accumulator count are unaffected by the REFRESH V command.

Note that the REFRESH\_V command may also be used to activate changes to the Control register, just like the REFRESH command, except with the REFRESH\_V command changes to the Control register will be enacted without resetting the accumulators or accumulator count. See **Register 6-13** REFRESH\_V Command (Address 1Fh).

#### 4.1.5 SLEEP STATE

The SLEEP state is a lower power state than the Active state. While in this state, the device will draw a supply current of I<sub>SLEEP</sub> from the V<sub>DD</sub> pin. The device automatically goes to this state between conversion cycles when sampling rates lower than 1,024 samples/second are selected, or if fewer than four channels are active. All digital states and data are retained in the SLEEP state. The device can also be put in the Sleep state by setting the SLEEP bit followed by a REFRESH or REFRESH V command, and sampling will resume when the SLEEP bit is cleared followed by a REFRESH of REFRESH\_V command. The device does not go into SLEEP state based on any other condition such as static conditions on the SMBus pins. If SMBus Timeout is enabled, it is supported in SLEEP mode or ACTIVE mode.

#### 4.1.6 POWER-DOWN STATE

The Power-Down state is entered by pulling the  $\overline{PWRDN}$  pin low. In this state, all circuits on the chip including the SMBus pins are inactive, and the device is in a state of minimum power dissipation.

In the Power-Down state, no data is retained in the chip (neither register configuration nor measurement data). When the PWRDN pin is pulled high, integration, measurement and accumulation will begin using the default register settings, as described in **Section 4.1.1 "Initial Operation and Active State"**. The first measurement data may be requested by a REFRESH or REFRESH\_V command 20 ms after the PWRDN pin is pulled high.

#### 4.1.7 PROGRAMMING THE SAMPLE RATE AND THE SLOW PIN

The default sampling rate after power-up is 1024 samples/second. Sampling rates of 256, 64 or 8 samples/second may be programmed in the **Register 6-2** CTRL Register (Address 01h). Any time a new sample rate is programmed, it does not take effect until a REFRESH, REFRESH\_G, or REFRESH\_V command is received. When any of these REFRESH commands are received, any round-robin sampling cycle in progress will complete before the new sampling rate takes effect. For example, if the user is sampling at 8 SPS and program a new sample rate, it may take up to 125 mS for the new sample rate to take effect and for all the sample rate related registers (like CTRL\_ACT) to show their updated values.

If one of these lower sample rates is used, power dissipation is reduced. The round-robin sampling and conversion cycle is exactly the same, but the device goes into the sleep state between conversion cycles. See Section 2.0 "Typical Operating Curves".

If the SLOW pin is pulled high, the device will sample at eight samples/second. No matter what the programmed sample rate, this new SLOW sample rate will take effect on the next conversion cycle (if a round-robin conversion cycle is in process when the SLOW pin goes high, that conversion cycle will complete before the SLOW sample rate takes effect.)

If the device is programmed for Single Shot mode, and the SLOW pin is asserted, the first sampling will begin within 125 ms after the SLOW pin is asserted.

If the device is in the Sleep state, asserting the SLOW pin will not cause sampling to start.

Whenever the SLOW pin changes state, a limited REFRESH or REFRESH\_V command may be executed by the chip hardware (default is REFRESH). Like any other REFRESH command, this resets the accumulators and accumulator count for a REFRESH command, and updates the readable registers for either REFRESH or REFRESH\_V. These are limited REFRESH commands because no programmed changes to the Control or Status registers take effect (Control and Status registers means registers 01h, 1Ch, 1Dh, and 20h-26h). The readable registers are stable with the new values within 1 ms of the SLOW pin transition.

The Slow register enables selection of REFRESH or REFRESH\_V on the SLOW pin transitions, which allows this function to be disabled for either edge, and also tracks both the state of the SLOW pin and transitions on the SLOW pin. See **Register 6-14**, SLOW (Address 20h).

This is the default functionality of the SLOW pin, but it may be reconfigured to function as an ALERT pin (see paragraph Section 4.4 "Alert Functionality"). If the SLOW pin is configured to serve as an ALERT pin, the slower sampling rate of eight samples/second is only available by programming the Control register 01h.

## 4.2 Conversion Cycles

A conversion cycle for the device consists of analog-to-digital conversion being complete for all channels (including the real-time calibration that is part of each conversion cycle). Immediately following the data conversion, the power results are calculated for that channel and the power value is added to the accumulator. Averaged values for V<sub>SENSE</sub> and V<sub>BUS</sub> are also updated internally as part of each conversion cycle.

Data conversion and processing is performed for each active channel in sequential fashion until all active channels have been converted, completing the conversion cycle for the device. The sequential sampling of each channel, along with the calculation time and any sleep time needed to set the overall sampling rate, is referred to as a round-robin sampling period.

## 4.3 Conversion Cycle Controls

#### 4.3.1 REDUCING THE NUMBER OF CHANNELS TO BE SAMPLED

Program **Register 6-10** CHANNEL\_DIS and SMBus (Address 1Ch) to reduce the number of channels that are active. The sample rate is unaffected, but power dissipation is reduced very slightly if some channels are disabled. Any or all channels may be disabled; if all channels are disabled, the device goes into Sleep mode. When a channel is disabled due to register programming in the PAC1934, or due to factory programming on the PAC1932 and PAC1933, the auto incrementing pointer will skip these channels by default (see Section 5.5 "Auto-Incrementing Pointer").

#### 4.3.2 SINGLE SHOT MODE

The Control register also allows the device to operate in Single Shot mode. In Single Shot mode, all active channels will sample and convert once, followed by results being calculated. The accumulator and accumulator count operate the same as for continuous conversion mode, accumulating each single shot power calculation and incrementing the accumulator count. The conversion cycle will start when the REFRESH command (or REFRESH\_V or REFRESH\_G) is sent.

After the single shot measurements and calculations are complete, the device will go into Sleep mode. A REFRESH, REFRESH\_G or REFRESH\_V command may be sent to read the data. The user needs to wait 3 ms after the REFRESH command before commanding another Single Shot conversion by means of sending one of the REFRESH commands. This is because a 1 ms delay is required between REFRESH commands, and coming out of Sleep requires 2 ms.

## 4.4 Alert Functionality

The Alert functionality can serve two purposes: to notify the system that a conversion cycle for all active channels is complete, or to notify the system that the accumulator or accumulator count has overflowed.

#### 4.4.1 USING THE ALERT FUNCTION

To use the ALERT function, configure the SLOW pin to function as ALERT using **Register 6-2** CTRL Register (Address 01h). For this configuration, the ALERT pin must have a pull-up to  $V_{DD}$  I/O (it will function as an open drain output). If a pull-up resistor is attached to the pin for Alert functionality, the device will power up in Slow mode. Any of the four sample rates can be programmed using **Register 6-2** CTRL Register (Address 01h).

The Alert function for Accumulator Overflow can also be used without reconfiguring the SLOW pin, by monitoring the OVF bit in **Register 6-2** CTRL Register (Address 01h).

# 4.4.2 ALERT AFTER COMPLETE CONVERSION

**Register 6-2** has an ALERT\_CC bit that can be used to enable the ALERT\_CC function. If this bit is set, the ALERT pin will go low for  $5 \ \mu$ S after each complete conversion cycle is complete.

#### 4.4.3 ALERT ON ACCUMULATOR OVERFLOW

If the ALERT function is enabled, and any of the accumulators or the accumulator count overflow, the  $\overline{\text{ALERT}}$  pin may be used to notify the system. To enable this trigger for the  $\overline{\text{ALERT}}$  pin, bit 1 in the **Register 6-2** CTRL Register (Address 01h) must be set. Note that the OVF bit in the **Register 6-2** CTRL Register (Address 01h) will be set when these overflows occur.

#### 4.4.4 CLEARING ALERT AND OVF

When the Alert function has been tripped by accumulator or accumulator count overflow, it will remain asserted until a REFRESH command is received. REFRESH\_G will also clear the OVF bit and the Alert function, but REFRESH\_V will not.

#### 4.5 Voltage Measurement

The V<sub>BUS</sub> voltage for each channel is measured by the SENSE+ pin for each channel. A high-voltage multiplexer is connected to each SENSE+ pin, and the multiplexer sequentially connects each SENSE+ input to and ADC for conversion. The result is stored in a 16-bit V<sub>BUS</sub> results register and the 14 MSBs are multiplied by the V<sub>SENSE</sub> number for the V<sub>POWER</sub> results value. The V<sub>POWER</sub> results are accumulated in the accumulator.

Full-Scale Voltage (FSV) is 32V by default. The device may be programmed for bipolar  $V_{BUS}$  measurements. in this bipolar mode, the mathematical range for negative  $V_{BUS}$  numbers is -32V, the actual range is limited to about -200mV due to physical factors. This bipolar capability for  $V_{BUS}$  enables accurate offset measurement and correction. For bipolar operation, the 16-bit  $V_{BUS}$  result is a two's complement (signed) number.

The measured voltage at SENSE+ can be calculated using **Equation 4-1**.

#### EQUATION 4-1: BUS VOLTAGE

$$V_{Source} = 32V \times \frac{V_{BUS}}{Denominator}$$

Where:

| V <sub>SOURCE</sub> | = | The measured voltage on the SENSE+ pin                                             |
|---------------------|---|------------------------------------------------------------------------------------|
| V <sub>BUS</sub>    | = | The value read from the V <sub>BUS</sub> results registers                         |
| Denominator         |   | 2 <sup>16</sup> for unipolar measurements 2 <sup>15</sup> for bipolar measurements |

#### 4.6 Current Measurement

The PAC1932/3/4 device family includes high-side current sensing circuits. These circuits measure the voltage ( $V_{SENSE}$ ) induced across a fixed external current sense resistor ( $R_{SENSE}$ ) and store the voltage as a 16-bit number in the  $V_{SENSE}$  Results registers.

The PAC1932/3/4 current sensing operates with a Full-Scale Range (FSR) of 100 mV in unidirectional mode (default).

When sensing unidirectional currents (the default mode), the ADC results are presented in straight binary format. For bidirectional current sensing, the ADC results are in two's complement (signed) format. For bipolar current measurements, the range is  $\pm 100$  mV, but use FSR = 100 mV in the equations that follow. For best accuracy on current values near zero, it is recommended to use the bidirectional current mode and 8x average current results.

## 4.7 Selecting R<sub>SENSE</sub> Values

R<sub>SENSE</sub> can easily be calculated if you know the maximum current you want to sense, as shown in **Equation 4-2**.

Consider that you may need to select a value for IMax that includes current peaks well beyond your nominal current.

#### EQUATION 4-2: CALCULATING R<sub>SENSE</sub>

 $Rsense = \frac{FSR}{IMax}$ 

Where:

FSR = Full Scale V<sub>SENSE</sub> voltage input

 $R_{SENSE}$  = External  $R_{SENSE}$  resistor value

IMax = Maximum current to measure

Full-Scale Current (FSC) can be calculated from **Equation 4-3**.



Where:

FSC = Full-scale current

R<sub>SENSE</sub> = External sense resistor value

The actual current through  $R_{SENSE}$  can then be calculated using Equation 4-4.

#### EQUATION 4-4: SENSE CURRENT

$$I_{SENSE} = FSC \times \frac{V_{SENSE}}{Denominator}$$

Where:

| I <sub>SENSE</sub><br>FSC |   | Actual bus current<br>Full-scale current value (from<br><b>Equation 4-3</b> )      |
|---------------------------|---|------------------------------------------------------------------------------------|
| $V_{SENSE}$               | = | The value read from the<br>V <sub>SENSE</sub> results registers                    |
| Denominator               |   | 2 <sup>16</sup> for unipolar measurements 2 <sup>15</sup> for bipolar measurements |

# 4.8 ADC Measurements, Offset, and 8x Averaging

The PAC1932/3/4 is primarily desired for energy measurements where many power readings are accumulated. This is inherently an averaging process. Individual voltage and current measurements can also benefit from averaging to reduce noise and offset. Averaged values are internally calculated for  $V_{BUS}$  and  $V_{SENSE}$ , with a rolling average of the most recent eight values present in the VBUSn\_AVG (**Register 6-7**) and VSENSEn\_AVG (**Register 6-6**) registers. The average is updated internally after every conversion cycle. The readable registers are updated with REFRESH, REFRESH\_V, or REFRESH\_G commands like all the other readable results registers. These averaged results may be used for the most accurate, lowest noise and lowest offset measurements.

The ADC channels use a special offset canceling technique. If the user observes the unaveraged results for near-zero values of  $V_{BUS}$  and  $V_{SENSE}$ , they may observe a cyclical pattern of offset variation. The user may think this is noise, but in fact it is due to internal circuitry switching through different permutations of offset cancellation circuitry. This small variation in unaveraged offset is canceled in the 8x averaged result. It is also canceled in the Power Accumulator results. The overall effect is offset that is consistently very close to zero LSB over supply and temperature variations.

The offset canceling technique is illustrated in **Figure 4-4**. It is very difficult to accurately observe, as it is a challenge to read the data from every conversion cycle. The effect of capturing data points at a rate that does not correspond exactly to the internal sampling rate of the PAC1932/3/4 can make these permutations appear less periodic and deterministic than they are inside the chip. The data conversion uses one of the permute positions 1-4 for each input on each conversion, cycling through all four permutations in four conversions. When averaged the Permute Enabled result shown below is realized, evenly distributed around zero.



**FIGURE 4-4:** Illustration of the Four Permute Combinations that the ADC Cycles through and the Resulting Low Average Offset. Each Bin Represents One Code.

Results from both the  $V_{BUS}$  and  $V_{SENSE}$  ADCs are 17b two's complement (signed) internally. There is an additional bit of resolution that is not accessible from the results register. The NEG\_PWR (Address 1Dh) register determines whether the conversion results are reported in the readable registers as unipolar or bipolar numbers. Using bipolar numbers can give more accurate results for very small numbers that may actually be negative for some readings, in addition to measuring bidirectional currents (charging/discharging) and voltages that can dip below ground.

Averaged values are also calculated for  $V_{BUS}$  and  $V_{SENSE}$ . A rolling average of the most recent eight values is present in the VBUSn\_AVG (**Register 6-7**) and VSENSEn\_AVG (**Register 6-6**) registers. These registers require eight conversion cycles after POR before they represent an accurate value, they are updated after every conversion cycle. The readable registers are updated with REFRESH, REFRESH\_V or REFRESH\_G commands like all the other readable results registers.

#### 4.9 Power and Energy

The Full-Scale Range for Power depends on the external sense resistor used, as shown in **Equation 4-5**.

#### EQUATION 4-5: POWER FSR CALCULATION

$$PowerFSR = (100 \ mV/R_{SENSE}\Omega) \times 32V$$
$$= 3.2V^2/R_{SENSE}\Omega$$

Where:

| $R_{SENSE}\Omega$ | = | External R <sub>SENSE</sub> resistor value  |
|-------------------|---|---------------------------------------------|
| 100 mV            | = | Full-Scale V <sub>SENSE</sub> voltage input |
| 32V               | = | Full-Scale V <sub>BUS</sub> voltage input   |

The device implements Power measurements by multiplying V<sub>BUS</sub> and the V<sub>SENSE</sub> to give a result V<sub>POWER</sub>. V<sub>POWER</sub> values are used to calculate Proportional Power as shown in Equation 4-6. The Proportional Power is the fractional portion of Power FSR measured in one sample. Bipolar mode is where V<sub>BUS</sub> is bipolar mode, V<sub>BUS</sub> is bipolar mode, or both V<sub>BUS</sub> and V<sub>SENSE</sub> are bipolar/bidirectional.

#### EQUATION 4-6: PROPORTIONAL POWER CALCULATION

| F           | $P_{PROP} = \frac{V_{power}}{Denominator}$              |
|-------------|---------------------------------------------------------|
| Where:      |                                                         |
| Denominator | = $2^{28}$ (unipolar mode)<br>= $2^{27}$ (bipolar mode) |

To calculate the actual power from the Proportional Power, multiply by the Power FSR as shown in **Equation 4-7**. This Actual Power number is the power measured in one sample.

#### EQUATION 4-7: POWER CALCULATION

 $P_{actual} = PowerFSR \times P_{PROP}$ 

These  $V_{POWER}$  results are digitally accumulated on chip, and stored in the VACCUM registers.

The energy calculation **Equations 4-8** and **4-9** use a different denominator term depending on unipolar or bipolar mode. Bipolar mode for energy applies when bipolar/bidirectional mode is used for  $V_{BUS}$  and/or  $V_{SENSE}$ . **Equation 4-8** shows how to realize this using the Accumulator results, Accumulator count and the

accumulation period, T. In this equation, T must be known from a system clock time stamp or other accurate indicator of the total accumulation period.

#### EQUATION 4-8: ENERGY CALCULATION

$$Energy = \frac{V(accum)}{Denominator} \times (PwrFSR) \times \frac{T}{AccCount}$$
  
Where:  
Denominator = 2<sup>28</sup> (unipolar mode)  
= 2<sup>27</sup> (bipolar mode)

#### EQUATION 4-9: ENERGY CALCULATION

| Energy      | $= \overline{I}$ | $\frac{V(accum)}{Denominator} \times \frac{(PwrFSR)}{f_S}$        |
|-------------|------------------|-------------------------------------------------------------------|
| Where:      |                  |                                                                   |
| Denominator |                  | 2 <sup>28</sup> (unipolar mode)<br>2 <sup>27</sup> (bipolar mode) |

**Equation 4-9** shows how to calculate energy using the accumulated power and the sampling rate,  $f_s$ .

# 4.9.1 ADDITIONAL ACCUMULATOR INFORMATION

The math for the Power calculation and accumulation inside the chip is always done in two's complement math, no matter what the user sets the output registers to show. V<sub>BUS</sub> and V<sub>SENSE</sub> are 17-bit two's complement (signed) numbers internally. V<sub>POWER</sub> is the product of V<sub>SENSE</sub> multiplied by the 14 MSBs of V<sub>BUS</sub>, and this is a 31 bit two's complement result (signed) internally. In some cases this results in a Power result that is not identical to the product of the V<sub>BUS</sub> register multiplied by the V<sub>SENSE</sub> register. However, the Power result from the Power results register is more accurate than the product of the V<sub>BUS</sub> register multiplied by the V<sub>SENSE</sub> register in these cases, as explained below.

If  $V_{SENSE}$  and  $V_{BUS}$  are both programmed to be unsigned (unipolar) in register NEG\_PWR (Address 1Dh), 16b without sign are exported to  $V_{BUS}$  and  $V_{SENSE}$  results registers.

If V<sub>BUS</sub> is programmed to be signed (bipolar) in **Register 6-11** NEG\_PWR (Address 1Dh), the corresponding data is truncated to 16-bit two's complement (signed) for the readable results register.

If  $V_{SENSE}$  is programmed to be signed (bipolar) in register NEG\_PWR (Address 1Dh), the corresponding results register value is truncated to 16-bit two's complement (signed), but the power calculation uses 17-bit two's complement (signed). Therefore, a mismatch is possible between an externally calculated power value (V<sub>BUS</sub> times V<sub>SENSE</sub>) and the actual power value calculated internally to the chip. The internally calculated (and accumulated) value is more accurate than the externally calculated value in every case.

The continuous power integration periods (also called the energy accumulation period) can range from ~1ms to many hours, depending on the number of samples per second selected via SMBus. The number of samples is limited by the size of the Accumulator Count register to 16,777,216 ( $2^{24}$ ). This count corresponds to about 273 minutes at 1024 samples/second, or 582 hours at eight samples/second. This Accumulator Count can overflow, and it will not reset when it overflows.

When the accumulation registers reach their maximum value, this is called accumulator overflow. The accumulator outputs remain at their maximum value; they do not roll over. The user can calculate the worst-case time to roll over and read them at or before that time or use the built in Alert functions to detect rollover and read them at that time.

Worst-case accumulator overflow time can be calculated assuming that every measurement that is accumulated is a full-scale number. Since the power numbers are 28 bits, and the accumulator is 48 bits, 2<sup>20</sup> samples can be accumulated before overflow if they are all full-scale values. For most applications, they will

not all be full-scale numbers; this is especially true if  $V_{BUS}$  is not 32V. If  $V_{BUS}$  is a lower number, the maximum number of full-scale samples that can be accumulated is scaled by  $32V/V_{BUS}$ . This limitation can limit the accumulation period before overflow to 17 minutes at 1024 samples/second, or 36 hours at eight samples/second, if most values are near full-scale. The Accumulator Count limit described above will still limit the total number of samples to  $2^{24}$ .

NOTES:

# 5.0 SMBUS AND I<sup>2</sup>C COMMUNICATIONS PROTOCOL

The PAC1932/3/4 communicates over a two-wire bus with a controller using SMBus or  $I^2C$  serial communication protocol. A detailed timing diagram is shown in Figure 1-1.

Stretching of the SMCLK signal is supported; however, the PAC1932/3/4 will not stretch the clock signal.

### 5.1 I<sup>2</sup>C/SMBus Addressing and Control Bits

#### 5.1.1 SMBUS ADDRESS AND RD/WR BIT

The SMBus Address Byte consists of the 7-bit slave address followed by a 1-bit RD /  $\overline{WR}$  indicator. If this RD /  $\overline{WR}$  bit is a logic '0', the SMBus master is writing data to the slave device. If this RD /  $\overline{WR}$  bit is a logic '1', the SMBus master is reading data from the slave device.

The PAC1932/3/4  $I^2$ C/SMBus address is determined by a single pull-down resistor connected between ground and the ADDRSEL pin as shown in Table 5-1. The chip translates the resistor value into an address on power-up, and the value is latched until another power-up event takes place. The address cannot be changed on the fly.

#### 5.1.2 SMBUS START BIT

The SMBus Start bit is defined as a transition of the SMBus data line from a logic '1' state to a logic '0' state while the SMBus Clock line is in a logic '1' state.

#### 5.1.3 SMBUS ACK AND NACK BITS

The SMBus slave will ACK (acknowledge) all data bytes that it receives. This is done by the slave device pulling the SMBus data line low after the eighth bit of each byte that is transmitted.

#### 5.1.4 SMBUS STOP BIT

The SMBus Stop bit is defined as a transition of the SMBus data line from a logic '0' state to a logic '1' state while the SMBus clock line is in a logic '1' state. When the PAC1932/3/4 detects an SMBus Stop bit, and it has been communicating with the SMBus protocol, it will reset its slave interface and prepare to receive further communications.

#### 5.1.5 SMBUS DATA BYTES

All SMBus data bytes are sent most significant bit first and composed of eight bits of information.

| TABLE 5-1: | ADDRESS SELECT |
|------------|----------------|
|            | RESISTOR       |

| Resistor (1%)          | SMBus Address |
|------------------------|---------------|
| 0 (Tie to GND)         | 0010_000(r/w) |
| 499                    | 0010_001(r/w) |
| 806                    | 0010_010(r/w) |
| 1,270                  | 0010_011(r/w) |
| 2,050                  | 0010_100(r/w) |
| 3,240                  | 0010_101(r/w) |
| 5,230                  | 0010_110(r/w) |
| 8,450                  | 0010_111(r/w) |
| 13,300                 | 0011_000(r/w) |
| 21,500                 | 0011_001(r/w) |
| 34,000                 | 0011_010(r/w) |
| 54,900                 | 0011_011(r/w) |
| 88,700                 | 0011_100(r/w) |
| 140,000                | 0011_101(r/w) |
| 226,000                | 0011_110(r/w) |
| Tie to V <sub>DD</sub> | 0011_111(r/w) |

### 5.2 SMBus Time-Out

The PAC1932/3/4 can support the SMBus Time-Out functionality. This functionality is disabled by default, and can be enabled by writing to the Timeout bit (see **Register 6-10** CHANNEL\_DIS and SMBus (Address 1Ch).

If Time-Out is enabled and the clock is held at logic '0' for  $t_{TIMEOUT}$  = 25-43 ms, the device will time-out and reset the SMBus interface. Communication is restored with a start condition.

## 5.3 SMBus and I<sup>2</sup>C Compatibility

The PAC1932/3/4 is compatible with SMBus 3.0 1 MHz class and I<sup>2</sup>C Fast-mode Plus. The major differences between SMBus and I<sup>2</sup>C devices are highlighted here. For more information, refer to the SMBus 3.0 and I<sup>2</sup>C specifications.

- 1. If Time-Out function is enabled, the minimum frequency for SMBus communications is 10 kHz. If Time-Out function is disabled (default condition), then there is no minimum frequency for SMBus communications.
- If SMBus Time-Out is enabled in Register 6-10: CHANNEL\_DIS and SMBus (Address 1Ch),the SMBus slave protocol will reset if the clock is held at a logic '0' for t<sub>TIMEOUT</sub>. I<sup>2</sup>C does not have a time-out, this is the default condition.
- I<sup>2</sup>C devices do not support the Alert Response Address functionality (which is optional for SMBus). The PAC1932/3/4 does not support the Alert Response Address functionality; instead, the ALERT is a GPIO pin that may be monitored by the master or Embedded Controller.
- 4. I<sup>2</sup>C devices support Block Read and Block Write differently. I<sup>2</sup>C protocol allows for unlimited number of bytes to be sent in either direction. The SMBus protocol for Block Read and Block Write requires that an additional data byte indicating number of bytes to read/write is transmitted. PAC1932/3/4 devices support the I<sup>2</sup>C protocol for Block Read by default (no byte count information is sent). If the Byte Count bit is set (see **Register 6-10**: CHANNEL\_DIS and SMBus (Address 1Ch), it will be sent as the first data byte in response to the Block Read command, per SMBus protocol.

# 5.4 I<sup>2</sup>C/SMBus Protocols

The PAC1932/3/4 supports Write Byte, Read Byte, Block Read, Send Byte and Receive Byte as valid protocols.

It will not respond to the Alert Response Address protocol. It will respond to the  ${\rm I}^2{\rm C}$  General Call Address.

All of the protocol charts listed below use the convention in **Table 5-2**.

| TABLE 5-2: | PROTOCOL | FORMAT |
|------------|----------|--------|
|            |          |        |

| Data Sent to Device | Data Sent to the Master |
|---------------------|-------------------------|
| # of bits sent      | # of bits sent          |

### 5.5 Auto-Incrementing Pointer

The PAC1932/3/4 has an auto-incrementing address pointer. The pointer has two loops for auto-incrementing, a read loop and a write loop.

The read loop includes all of the readable registers, including all of the configuration and Control registers, the results registers, and the Product ID, Manufacturer ID and Revision ID registers.

The write loop includes only the writable control and configuration registers.

Neither loop includes the REFRESH commands.

The read loop will skip inactive channels, if some channels have been disabled. This automatic channel skipping feature can be disabled by setting the No Skip bit in **Register 6-10**: CHANNEL\_DIS and SMBus (Address 1Ch).

If the user elects to read disabled channels, they will return FFh and the register address will by NACKed.

See Figure 5-1 for a graphic representation.



FIGURE 5-1:

READ and WRITE Auto Incrementing Loops.

**Figure 5-1** shows how the auto-incrementing READ loop works with SKIP option on and off, for reading. It also shows how the WRITE loop works with the REFRESH, REFRESH\_V, and REFRESH\_G commands.

### 5.6 I<sup>2</sup>C/SMBus Commands

#### 5.6.1 REFRESH AND REFRESH\_V

REFRESH and REFRESH\_V commands are sent using the Send byte command, the Slave Address and the desired command (00h for REFRESH or 1Fh for REFRESH\_V. See Table 5-3.

#### TABLE 5-3: REFRESH AND REFRESH\_V COMMANDS

| START             | Slave Address | WR | ACK | REFRESH or<br>REFRESH_V<br>Command | ACK | STOP              |
|-------------------|---------------|----|-----|------------------------------------|-----|-------------------|
| $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ      | 0  | 0   | 00h or 1Fh                         | 0   | $0 \rightarrow 1$ |

#### 5.6.2 GENERAL CALL ADDRESS RESPONSE

When the master sends the General Call address, the PAC1932/3/4 will be able to execute the REFRESH command by means of a second version of the REFRESH command called REFRESH\_G (see **Register 6-12** REFRESH\_G Command (Address 1Eh)).

Just as the REFRESH command is sent using a Send Byte command with the slave address, and the REFRESH command (00h), the REFRESH\_G command is sent using Send Byte with the General Call address (0000 000) and the REFRESH\_G command (1Eh).

 Table 5-4 shows the response to the General Call command for REFRESH\_G.

#### TABLE 5-4: GENERAL CALL RESPONSE

| START             | General Call<br>Address | WR | ACK | ACK REFRESH_G<br>Command |   | STOP              |
|-------------------|-------------------------|----|-----|--------------------------|---|-------------------|
| $1 \rightarrow 0$ | 0000_000                | 0  | 0   | 1Eh                      | 0 | $0 \rightarrow 1$ |

#### 5.6.3 WRITE BYTE

The Write Byte is used to write one byte of data to the registers, as shown in **Table 5-5**.

#### TABLE 5-5: WRITE BYTE PROTOCOL

| START             | Slave<br>Address | WR | АСК | Register<br>Address | ACK | Register<br>Data | ACK | STOP              |
|-------------------|------------------|----|-----|---------------------|-----|------------------|-----|-------------------|
| $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ         | 0  | 0   | XXh                 | 0   | XXh              | 0   | $0 \rightarrow 1$ |

#### 5.6.4 READ BYTE

The Read Byte protocol is used to read one byte of data from the registers, as shown in **Table 5-6**.

If an invalid register address is specified, the slave will ACK its address but NACK (not acknowledge) the register address.

The master will NACK the data received from the slave by holding the SMBus data line high after the eighth data bit has been sent.

TABLE 5-6: READ BYTE PROTOCOL

| START | Slave<br>Address | WR | АСК | Register<br>Address | ACK | START             | Slave Address | RD | ACK | Register Data | NACK | STOP              |
|-------|------------------|----|-----|---------------------|-----|-------------------|---------------|----|-----|---------------|------|-------------------|
| 1 → 0 | YYYY_YYY         | 0  | 0   | XXh                 | 0   | $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ      | 1  | 0   | XXh           | 1    | $0 \rightarrow 1$ |

#### 5.6.5 SEND BYTE

The Send Byte protocol is used to set the internal address register pointer to the correct address location. No data is transferred during the Send Byte protocol, as shown in Table 5-7.

#### TABLE 5-7: SEND BYTE PROTOCOL

|   | START             | Slave Address | WR | ACK | Register Address | ACK | STOP              |
|---|-------------------|---------------|----|-----|------------------|-----|-------------------|
| ĺ | $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ      | 0  | 0   | XXh              | 0   | $0 \rightarrow 1$ |

#### 5.6.6 RECEIVE BYTE

The Receive Byte protocol is used to read data from a register when the internal register address pointer is known to be at the right location (e.g., set via Send Byte). This is shown in Table 5-8.

When an ACK is received after the REGISTER DATA, then the address pointer automatically increments.

When a NACK is received after the REGISTER DATA, then the address pointer stays at the same position.

If the master wishes to continue clocking and read the next register, the master will ACK after the register data, instead of sending NACK followed by STOP.

If some channels are deactivated, their data registers will be skipped by the auto-incrementing pointer. Alternatively, you may set bit 0 in **Register 6-10** CHANNEL\_DIS and SMBus (Address 1Ch) and the pointer will not skip the addresses associated with the inactive channels. The measurement data for these inactive channels will read FFh.

TABLE 5-8: RECEIVE BYTE PROTOCOL

| START             | Slave Address | RD | ACK | Register Data | NACK | STOP              |
|-------------------|---------------|----|-----|---------------|------|-------------------|
| $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ      | 1  | 0   | XXh           | 1    | $0 \rightarrow 1$ |

### 5.6.7 BLOCK READ – I<sup>2</sup>C VERSION

Block Read is used to read multiple data bytes from a register that contains more than one byte of data, or from a group of contiguous registers, as shown in **Table 5-9**. The PAC1932/3/4 supports  $I^2C$  Block Read by default, but the SMBus format can also be supported (see **Table 5-10**).

If an invalid register address is specified, the slave will ACK its address but NACK the register address.

The master will NACK the data received from the slave by holding the SMBus data line high after the 8<sup>th</sup> data bit has been sent.

| START             | Slave Address | WR  | ACK              | Register<br>Address | ACK              | START             | Slave Address | RD               | АСК  | Register<br>Data  |
|-------------------|---------------|-----|------------------|---------------------|------------------|-------------------|---------------|------------------|------|-------------------|
| $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ      | 0   | 0                | XXh                 | 0                | $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ      | 1                | 0    | XXh               |
| АСК               | Register Data | ACK | Register<br>Data | ACK                 | Register<br>Data | АСК               |               | Register<br>Data | NACK | STOP              |
| 0                 | XXh           | 0   | XXh              | 0                   | XXh              | 0                 |               | XXh              | 1    | $0 \rightarrow 1$ |

#### TABLE 5-9: BLOCK READ PROTOCOL I<sup>2</sup>C VERSION (DEFAULT)

#### 5.6.8 BLOCK READ – SMBUS VERSION

PAC1932/3/4 can also support the SMBus version of Block Read. If the Byte Count bit is set, Block Read will result in the device sending the Byte Count data before the first data byte. This protocol is shown in **Table 5-10**. Also see **Section 4.3 "Conversion Cycle Controls"** above and **Register 6-10** CHANNEL\_DIS and SMBus (Address 1Ch).

#### TABLE 5-10: BLOCK READ PROTOCOL SMBUS VERSION (MUST SET BYTE COUNT BIT)

| START             | Slave Address | WR  | АСК              | Register<br>Address | ACK              | START             | Slave Address | RD               | АСК  | Byte Count        |
|-------------------|---------------|-----|------------------|---------------------|------------------|-------------------|---------------|------------------|------|-------------------|
| $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ      | 0   | 0                | XXh                 | 0                | $1 \rightarrow 0$ | ΥΥΥΥ_ΥΥΥ      | 1                | 0    | XXh = N           |
| АСК               | Register Data | ACK | Register<br>Data | ACK                 | Register<br>Data | АСК               |               | Register<br>Data | NACK | STOP              |
| 0                 | XXh           | 0   | XXh              | 0                   | XXh              | 0                 |               | XXh              | 1    | $0 \rightarrow 1$ |

#### 6.0 REGISTERS IN HEXADECIMAL ORDER

The registers shown in **Table 6-1** are accessible through the SMBus. In the individual register tables that follow, an entry of '—' indicates that the bit is not used and will always read '0'.

Data represented by the data registers are ensured to be synchronized and stable 1 ms after any of the REFRESH commands are sent. Immediately after the REFRESH commands are sent, the data bytes will be changing dynamically until 1 ms has elapsed. When new data is written to a Control register, and the master reads it back, this new data will be read back even if no REFRESH command has been sent to cause the new data to take effect.

- **Note:** The letter N or n is used to represent 1,2,3,4 in the register and bit names below, in sections that describe registers that are grouped for all four channels.
- Note: For PAC1932, channels 3 and 4 do not contain validate data and will read FF. The auto-incrementing pointer will skip these channels by default (see Section 5.5 "Auto-Incrementing Pointer"). The same applies to channel 4 for the PAC1933.

| TABLE 6-1: | REGISTER SET IN HEXADECIMAL ORDER |
|------------|-----------------------------------|
|            |                                   |

| Register<br>Number                                                                                                                | Description                        | Туре          | Bytes | POR<br>Value |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------|-------|--------------|
| Register 6-1<br>REFRESH Command (Address 00h)                                                                                     | Send Byte for REFRESH command      | SEND          | 0     | 00h          |
| Register 6-2<br>CTRL Register (Address 01h)                                                                                       | Configuration controls and status  | R/W           | 1     | 00h          |
| Register 6-3<br>ACC_COUNT Register (Address 02h)                                                                                  | Accumulator count for all channels | Block<br>Read | 3     | 000000h      |
| Register 6-4<br>VPOWERN Accumulator Registers:<br>VPOWER1_ACC(03h), VPOWER2_ACC<br>(04h), VPOWER3_ACC (05h),<br>VPOWER4_ACC (06h) | Accumulator output for channel 1   | Block<br>Read | 6     | Note 1       |
|                                                                                                                                   | Accumulator output for channel 2   | Block<br>Read | 6     | Note 1       |
|                                                                                                                                   | Accumulator output for channel 3   | Block<br>Read | 6     | Note 1       |
|                                                                                                                                   | Accumulator output for channel 4   | Block<br>Read | 6     | Note 1       |

**Note 1:** The VPOWERN Accumulator Registers, 03h-06h, have a POR value that is all zeros: 6 bytes  $\rightarrow$  00000000000h.

| Register<br>Number                                                              | Description                                                                                         | Туре          | Bytes | POR<br>Value |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------|-------|--------------|
| <b>Register 6-5</b><br>VBUSN Result Registers VBUS1 (07h),                      | V <sub>BUS</sub> measurement for channel 1                                                          | Block<br>Read | 2     | 0000h        |
| VBUS2 (08h), VBUS3 (09h), VBUS4 (0Ah)                                           | V <sub>BUS</sub> measurement for channel 2                                                          | Block<br>Read | 2     | 0000h        |
|                                                                                 | V <sub>BUS</sub> measurement for channel 3                                                          | Block<br>Read | 2     | 0000h        |
|                                                                                 | V <sub>BUS</sub> measurement for channel 4                                                          | Block<br>Read | 2     | 0000h        |
| Register 6-6<br>VSENSEn Result Registers: VSENSE1                               | V <sub>SENSE</sub> measurement for channel 1                                                        | Block<br>Read | 2     | 0000h        |
| (0Bh), VSENSE2 (0Ch), VSENSE3 (0Dh),<br>VSENSE4 (0Eh)                           | V <sub>SENSE</sub> measurement for channel 2                                                        | Block<br>Read | 2     | 0000h        |
|                                                                                 | V <sub>SENSE</sub> measurement for channel 3                                                        | Block<br>Read | 2     | 0000h        |
|                                                                                 | V <sub>SENSE</sub> measurement for channel 4                                                        | Block<br>Read | 2     | 0000h        |
| Register 6-7<br>VBUSN_AVG Result Registers                                      | Rolling average of eight most recent<br>V <sub>BUS1</sub> measurements                              | Block<br>Read | 2     | 0000h        |
| VBUS1_AVG (0Fh), VBUS2_AVG (10h),<br>VBUS3_AVG (11h), VBUS4_AVG (12h)           | Rolling average of eight most recent<br>V <sub>BUS2</sub> measurements                              | Block<br>Read | 2     | 0000h        |
|                                                                                 | Rolling average of eight most recent<br>V <sub>BUS3</sub> measurements                              | Block<br>Read | 2     | 0000h        |
|                                                                                 | Rolling average of eight most recent<br>V <sub>BUS4</sub> measurements                              | Block<br>Read | 2     | 0000h        |
| Register 6-8<br>VSENSEn AVG Result Register                                     | Rolling average of eight most recent<br>V <sub>SENSE1</sub> measurements                            | Block<br>Read | 2     | 0000h        |
| VSENSE1_AVG (13h), VSENSE2_AVG<br>(14h), VSENSE3_AVG(15h),<br>VSENSE4_AVG (16h) | Rolling average of eight most recent<br>V <sub>SENSE2</sub> measurements                            | Block<br>Read | 2     | 0000h        |
| V3EIN3E4_AV8 (1011)                                                             | Rolling average of eight most recent<br>V <sub>SENSE3</sub> measurements                            | Block<br>Read | 2     | 0000h        |
|                                                                                 | Rolling average of eight most recent<br>V <sub>SENSE4</sub> measurements                            | Block<br>Read | 2     | 0000h        |
| Register 6-9<br>VPOWERN Result Register: VPOWER1                                | $V_{SENSE} x V_{BUS}$ for Channel 1                                                                 | Block<br>Read | 4     | 00000000h    |
| (17h), VPOWER2 (18h), VPOWER3 (19h),<br>VPOWER4 (1Ah)                           | $V_{SENSE} x V_{BUS}$ for Channel 2                                                                 | Block<br>Read | 4     | 00000000h    |
|                                                                                 | $V_{\mbox{SENSE}}  x  V_{\mbox{BUS}}$ for Channel 3                                                 | Block<br>Read | 4     | 00000000h    |
|                                                                                 | $V_{SENSE} x V_{BUS}$ for Channel 4                                                                 | Block<br>Read | 4     | 00000000h    |
| Register 6-10<br>CHANNEL_DIS and SMBus (Address 1Ch)                            | Disable selected channels,<br>activate SMBus functionality,<br>pointer increment                    | R/W 1         |       | 00h          |
| Register 6-11<br>NEG_PWR (Address 1Dh)                                          | Configuration control for R/W<br>enabling bidirectional current and<br>bipolar voltage measurements |               |       | 00h          |
| Register 6-12<br>REFRESH_G Command (Address 1Eh)                                | REFRESH response to<br>General Call Address                                                         | SEND          | 0     | N/A          |

#### TABLE 6-1: REGISTER SET IN HEXADECIMAL ORDER (CONTINUED)

**Note 1:** The VPOWERN Accumulator Registers, 03h-06h, have a POR value that is all zeros: 6 bytes  $\rightarrow$  00000000000h.

| Register<br>Number                                      | Description                                                                             | Туре | Bytes | POR<br>Value |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------|------|-------|--------------|
| Register 6-13<br>REFRESH_V Command (Address 1Fh)        | Refreshes V <sub>BUS and</sub> V <sub>SENSE</sub> data<br>only,<br>no accumulator reset | SEND | 0     | N/A          |
| Register 6-14<br>SLOW (Address 20h)                     | Status and control for<br>SLOW pin functions                                            | R/W  | 1     | 15h          |
| Register 6-15<br>CTRL_ACT Register (Address 21h)        | Currently active value of 01h<br>(Control)                                              | R    | 1     | 00h          |
| Register 6-16<br>Channel DIS_ACT (Address 22h)          | Currently active value of<br>1Ch (CHANNEL_DIS and SMBus)                                | R    | R 1   |              |
| Register 6-17<br>NEG_PWR_ACT (Address 23h)              | Currently active value of<br>1Dh(NEG_PWR)                                               | R    | 1     | 00h          |
| Register 6-18<br>CTRL_LAT Register (Address 24h)        | Latched image of 21h (CTRL_ACT)                                                         | R    | 1     | 00h          |
| Register 6-19<br>Channel DIS_LAT (Address 25h)          | Latched image of<br>22h (Channel DIS_ACT)                                               | R    | 1     | 00h          |
| Register 6-20<br>NEG_PWR _LAT (Address 26h)             | Latched image of<br>23h (NEG_PWR_ACT)                                                   | R    | 1     | 00h          |
| Register 6-21<br>Product ID Register (Address FDh)      | Stores the Product ID R                                                                 |      | 1     | 5Bh          |
| Register 6-22<br>Manufacturer ID Register (Address FEh) | Stores the Manufacturer ID R                                                            |      | 1     | 5Dh          |
| Register 6-23<br>Revision ID Register (Address FFh)     | Stores the revision                                                                     | R    | 1     | 03h          |

#### TABLE 6-1: REGISTER SET IN HEXADECIMAL ORDER (CONTINUED)

**Note 1:** The VPOWERN Accumulator Registers, 03h-06h, have a POR value that is all zeros: 6 bytes  $\rightarrow$  00000000000h.

-n = Value at POR

#### 6.1 Detailed Register Information

#### REGISTER 6-1: REFRESH COMMAND (ADDRESS 00H)

'1' = bit is set

| SEND                                    | SEND | SEND          | SEND  | SEND         | SEND             | SEND   | SEND  |
|-----------------------------------------|------|---------------|-------|--------------|------------------|--------|-------|
| No Data in this command, Send Byte only |      |               |       |              |                  |        |       |
| bit 7                                   |      |               |       |              |                  |        | bit 0 |
|                                         |      |               |       |              |                  |        |       |
| Legend:                                 |      |               |       |              |                  |        |       |
| R = Readable                            | bit  | W = Writeable | e bit | U = Unimplem | nented bit, read | as '0' |       |

'0' = Bit is cleared

x = Bit is unknown

bit 7-0 This command is a SEND Byte, does not contain any data. When it is sent to the device, the REFRESH command is executed. The accumulator data, accumulator count,  $V_{BUS}$ , and  $V_{SENSE}$  measurements are all refreshed and the accumulators are reset. The master can read the accumulator data and accumulator count anytime 1 ms after the REFRESH command is sent, and anytime after than up until the next REFRESH command is sent. (The master can read  $V_{BUS}$  and  $V_{SENSE}$  data in the same time period. The accumulator results, accumulator count,  $V_{BUS}$  and  $V_{SENSE}$  data can be refreshed with the REFRESH\_V command without resetting the accumulators, see **Register 6-7**).

#### REGISTER 6-2: CTRL REGISTER (ADDRESS 01H)

| RW-0    | RW-0      | RW-0  | RW-0 | RW-0      | RW-0     | RW-0      | R-0   |
|---------|-----------|-------|------|-----------|----------|-----------|-------|
| Sample_ | Rate[1:0] | SLEEP | SING | ALERT_PIN | ALERT_CC | OVF ALERT | OVF   |
| bit 7   |           |       |      |           |          |           | bit 0 |

| Legend:           |                   |                       |                    |
|-------------------|-------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared  | x = Bit is unknown |

bit 7-1 Write to these bits to change settings from default value.

bit 7-6 Sample\_Rate[1:0]: determines sample rate in Normal mode (if SLOW pin is not asserted).

00b = 1024 samples/s 01b = 256 samples/s

10b = 64 samples/s

11b = 8 samples/s

bit 5 **SLEEP**: setting this bit to 1, followed by the REFRESH or REFRESH\_V command, puts the device in SLEEP mode. All programmed, readable, and measured digital data is stable in this mode. Clearing the SLEEP bit and sending a REFRESH or REFRESH\_V command causes the device become active and start converting in the mode specified by the Control registers (unless the SLOW pin is asserted, in which case it will start converting at an 8 Hz rate). The SLEEP bit has higher priority than the SING bit or the SLOW pin, if the SLEEP bit is set the device goes into SLEEP mode not matter how the SING bit or the SLOW pin are set.

0 = Active mode

1 = SLEEP mode, no data conversion

## REGISTER 6-2: CTRL REGISTER (ADDRESS 01H) (CONTINUED)

| bit 4 | REFRESH<br>and all acti<br>this bit, will<br>command<br>mode for a<br>out of Sing<br>0 = Seque                             | ing this bit to 1 puts the device in Single-shot mode. After writing this bit and sending a command, the device resets the accumulators and performs one conversion cycle for any ve channels, then returns to sleep mode. Another REFRESH command, without changing perform another single-shot command. When the bit is cleared, sending a REFRESH resets the accumulators and causes the device to start converting in the sequential scan ctive channels. A REFRESH_V command may be used instead of REFRESH to move in and le Shot mode without resetting the accumulators and accumulator count.                                                                                                       |
|-------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1 = Single-                                                                                                                | shot mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| bit 3 | pin). If this<br>If this bit is<br>accumulate<br>Note that b<br>ALERT fun<br>will initially<br>rate will ch<br>0 = Disable | N: setting this bit to 1 causes the SLOW pin to function as an ALERT pin (active low output bit is set to 1, the ALERT pin can be triggered by conversion complete if bit 2 is set. set to 1, and the Overflow ALERT enable bit is set to 1, the ALERT pin will be triggered by or or accumulator count overflow (see bit 1 and bit 0 descriptions directly below). bit 3 only determines the functionality of this pin, SLOW or ALERT, it does not influence the ctionality. If there is a pull-up resistor connected to the pin for ALERT functionality, the device power-up in SLOW mode. Once bit 3 is set to enable ALERT functionality, the conversion ange to either the default or programmed value. |
| bit 2 | ALERT_C                                                                                                                    | <b>C</b> : setting this bit to 1 causes the $\overline{\text{ALERT}}$ pin to be asserted for 5 µS at the end of each cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |                                                                                                                            | ERT on Conversion Cycle Complete                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       |                                                                                                                            | function asserted for 5 $\mu$ S on each completion of the conversion cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       | Note:                                                                                                                      | If this bit and the OVF ALERT bit are set, OVF ALERT dominates. EOC alerts will not be seen on the ALERT pin if OVF ALERT = 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| bit 1 | counter over<br>if bit 3 is se<br>The ALER                                                                                 | <b>RT</b> : Overflow ALERT enable. If this bit is set and any of the accumulators or the accumulator erflow, the ALERT function will be triggered. This will be reflected in bit 0 of this register, and et to 1, the ALERT pin will be triggered (sent low).<br>T function is cleared by REFRESH or REFRESH_G.                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       | If this bit ar                                                                                                             | in triggered if accumulator or accumulator counter has overflowed<br>and the ALERT_CC bit are set, OVF ALERT dominates. EOC alerts will not be seen on the<br>if OVF ALERT =1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| bit 0 |                                                                                                                            | flow indication status bit, this bit will be set to 1 if any of the accumulators or the accumulator erflows. This bit is by cleared REFRESH or REFRESH_G. These commands also clear the accumulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       |                                                                                                                            | umulator or accumulator counter overflow has occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       | 1 = accum                                                                                                                  | ulator or accumulator counter has overflowed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## REGISTER 6-3: ACC\_COUNT REGISTER (ADDRESS 02h)

| R-0             | R-0 | R-0               | R-0    | R-0                | R-0           | R-0               | R-0    |
|-----------------|-----|-------------------|--------|--------------------|---------------|-------------------|--------|
|                 |     |                   | ACC_CC | DUNT[23:16]        |               |                   |        |
| bit 23          |     |                   |        |                    |               |                   | bit 16 |
|                 |     |                   |        |                    |               |                   |        |
| R-0             | R-0 | R-0               | R-0    | R-0                | R-0           | R-0               | R-0    |
|                 |     |                   | ACC_C  | OUNT[15:8]         |               |                   |        |
| bit 15          |     |                   |        |                    |               |                   | bit 8  |
| R-0             | R-0 | R-0               | R-0    | R-0                | R-0           | R-0               | R-0    |
|                 |     |                   | ACC_C  | OUNT[7:0]          |               |                   |        |
| bit 7           |     |                   | bit0   |                    |               |                   | bit0   |
| Legend:         |     |                   |        |                    |               |                   |        |
| R = Readable    | bit | W = Writeable bit |        | U = Unimpleme      | ented bit, re | ad as '0'         |        |
| -n = Value at F | POR | '1' = bit is set  |        | '0' = Bit is clear | red           | x = Bit is unknow | n      |

bit 23-0 ACC\_COUNT[23:0]: contain the count for each time a power result has been summed in the accumulator

#### REGISTER 6-4: VPOWERN ACCUMULATOR REGISTERS: VPOWER1\_ACC(03h), VPOWER2\_ACC (04h), VPOWER3\_ACC (05h), VPOWER4\_ACC (06h)

| R-0          | R-0 | R-0           | R-0        | R-0           | R-0             | R-0      | R-0        |
|--------------|-----|---------------|------------|---------------|-----------------|----------|------------|
|              |     |               | VPOWE      | Rn[47:40]     |                 |          |            |
| bit 47       |     |               |            |               |                 |          | bit 40     |
| <b>.</b>     |     |               | <b>D</b> 0 | <b>.</b>      | <b>.</b>        | <b>.</b> | <b>D</b> A |
| R-0          | R-0 | R-0           | R-0        | R-0           | R-0             | R-0      | R-0        |
|              |     |               | VPOWEI     | Rn[39:32]     |                 |          |            |
| bit 39       |     |               |            |               |                 |          | bit 32     |
| R-0          | R-0 | R-0           | R-0        | R-0           | R-0             | R-0      | R-0        |
|              |     |               | VPOWEI     | Rn[31:24]     |                 |          |            |
| bit 31       |     |               |            |               |                 |          | bit 24     |
| R-0          | R-0 | R-0           | R-0        | R-0           | R-0             | R-0      | R-0        |
|              |     |               | VPOWE      | Rn[23:16]     |                 |          |            |
| bit 23       |     |               |            |               |                 |          | bit 16     |
| R-0          | R-0 | R-0           | R-0        | R-0           | R-0             | R-0      | R-0        |
|              |     |               | VPOWE      | Rn[15:8]      |                 |          |            |
| bit 15       |     |               |            |               |                 |          | bit 8      |
| R-0          | R-0 | R-0           | R-0        | R-0           | R-0             | R-0      | R-0        |
|              |     |               | VPOWE      | ERn[7:0]      |                 |          |            |
| bit 7        |     |               |            |               |                 |          | bit C      |
| Legend:      |     |               |            |               |                 |          |            |
| R = Readable | hit | W = Writeable | hit        | II = Unimplen | nented bit read | 1 as '0' |            |

| R = Readable bit  | W = Writeable bit | U = Unimplemented bit, rea | d as '0'           |
|-------------------|-------------------|----------------------------|--------------------|
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared       | x = Bit is unknown |

bit 47-0 **VPOWERn\_ACC[47:0]**: contain the accumulated sum of V<sub>POWER</sub> samples, where n = 1 to 4, depending on device. These are 48 bit unsigned numbers unless either V<sub>BUS</sub> or V<sub>SENSE</sub> are configured to have a bipolar range. In that case they will be 48-bit two's complement (signed) numbers. Note that power is always calculated and accumulated using signed numbers for V<sub>BUS</sub> and V<sub>SENSE</sub>, but if both V<sub>BUS</sub> and V<sub>SENSE</sub> are in the default unipolar mode, power is reported as an unsigned number. This can lead to very small discrepancies between a manual comparison of the product of V<sub>BUS</sub> and V<sub>SENSE</sub> and the results that the chip calculates and accumulates for V<sub>POWER</sub>. The digital math in the chip uses more bits than the reported results for V<sub>BUS</sub> and V<sub>SENSE</sub>, so the results registers for V<sub>POWER</sub> and Accumulated Power will in some cases have a more accurate number than calculations using the results registers for V<sub>SENSE</sub> and V<sub>BUS</sub> will provide.

## REGISTER 6-5: VBUSN RESULT REGISTERS VBUS1 (07h), VBUS2 (08h), VBUS3 (09h), VBUS4 (0Ah)

| R-0     | R-0 | R-0 | R-0  | R-0     | R-0 | R-0 | R-0   |
|---------|-----|-----|------|---------|-----|-----|-------|
|         |     |     | VBUS | n[15:8] |     |     |       |
| bit 15  |     |     |      |         |     |     | bit 8 |
|         |     |     |      |         |     |     |       |
| R-0     | R-0 | R-0 | R-0  | R-0     | R-0 | R-0 | R-0   |
|         |     |     | VBUS | Sn[7:0] |     |     |       |
| bit 7   |     |     |      |         |     |     | bit 0 |
|         |     |     |      |         |     |     |       |
| Legend: |     |     |      |         |     |     |       |

| R = Readable bit $W$ = Writeable bit $U$ = Unimplemented bit read as '0'   | - J                  |                   |                             |                    |
|----------------------------------------------------------------------------|----------------------|-------------------|-----------------------------|--------------------|
|                                                                            | R = Readable bit W   | / = Writeable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR '1' = bit is set '0' = Bit is cleared x = Bit is unknown | n = Value at POR '1' | ' = bit is set    | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-0 **VBUSn[15:0]**: contain the most recent digitized value of a V<sub>BUS</sub> sample, where n = 1 to 4, depending on device. These are 16 bit unsigned numbers unless V<sub>BUS</sub> is configured to have a bipolar range. In that case they will be 16-bit two's complement (signed) numbers.

## REGISTER 6-6: VSENSEn RESULT REGISTERS: VSENSE1 (0Bh), VSENSE2 (0Ch), VSENSE3 (0Dh), VSENSE4 (0Eh)

| R-0 | R-0              | R-0     | R-0                                     | R-0                                                                                                                                                            | R-0                                                                                              | R-0                                                                                                                                                    |
|-----|------------------|---------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                  | VSEN    | SEn[15:8]                               |                                                                                                                                                                |                                                                                                  |                                                                                                                                                        |
|     |                  |         |                                         |                                                                                                                                                                |                                                                                                  | bit 8                                                                                                                                                  |
| R-0 | R-0              | R-0     | R-0                                     | R-0                                                                                                                                                            | R-0                                                                                              | R-0                                                                                                                                                    |
|     |                  | VSEN    | ISEn[7:0]                               |                                                                                                                                                                |                                                                                                  |                                                                                                                                                        |
|     |                  |         |                                         |                                                                                                                                                                |                                                                                                  | bit 0                                                                                                                                                  |
|     |                  |         |                                         |                                                                                                                                                                |                                                                                                  |                                                                                                                                                        |
| bit | W = Writeable    | bit     | U = Unimplemented bit, read as '0'      |                                                                                                                                                                |                                                                                                  |                                                                                                                                                        |
| POR | '1' = bit is set |         | '0' = Bit is cleared x = Bit is unknown |                                                                                                                                                                |                                                                                                  |                                                                                                                                                        |
|     | R-0              | R-0 R-0 | R-0 R-0 R-0<br>VSEN<br>VSEN             | VSENSEn[15:8]           R-0         R-0         R-0           VSENSEn[7:0]         VSENSEn[7:0]           e bit         W = Writeable bit         U = Unimplem | VSENSEn[15:8]          R-0       R-0       R-0       R-0         VSENSEn[7:0]       VSENSEn[7:0] | VSENSEn[15:8]           R-0         R-0         R-0         R-0           VSENSEn[7:0]         VSENSEn[7:0]         U = Unimplemented bit, read as '0' |

bit 15-0 **VSENSEn[15:0]**: contain the most recent digitized value of V<sub>SENSE</sub> samples, where n = 1 to 4, depending on device. These are 16 bit unsigned numbers unless V<sub>SENSE</sub> is configured to have a bipolar range. In that case they will be 16-bit two's complement (signed) numbers.

x = Bit is unknown

## REGISTER 6-7: VBUSN\_AVG RESULT REGISTERS VBUS1\_AVG (0FH), VBUS2\_AVG (10H), VBUS3\_AVG (11H), VBUS4\_AVG (12H)

| R-0    | R-0 | R-0 | R-0    | R-0       | R-0 | R-0 | R-0   |
|--------|-----|-----|--------|-----------|-----|-----|-------|
|        |     |     | VBUSn_ | AVG[15:8] |     |     |       |
| bit 15 |     |     |        |           |     |     | bit 8 |
| R-0    | R-0 | R-0 | R-0    | R-0       | R-0 | R-0 | R-0   |
|        |     |     | VBUSn_ | AVG[7:0]  |     |     |       |
| bit 7  |     |     |        |           |     |     | bit 0 |

| Legend:           |                   |                       |                    |
|-------------------|-------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-0 **VBUSn\_AVG[15:0]**: contain a rolling average of the eight most recent V<sub>BUS</sub> measurements. They have the same format as the values in the V<sub>BUS</sub> registers.

## REGISTER 6-8: VSENSEN AVG RESULT REGISTER VSENSE1\_AVG (13H), VSENSE2\_AVG (14H), VSENSE3\_AVG(15H), VSENSE4\_AVG (16H)

| R-0          | R-0 | R-0               | R-0    | R-0          | R-0              | R-0      | R-0   |
|--------------|-----|-------------------|--------|--------------|------------------|----------|-------|
|              |     |                   | VSENSE | n_AVG[15:8]  |                  |          |       |
| bit 15       |     |                   |        |              |                  |          | bit 8 |
|              |     |                   |        |              |                  |          |       |
| R-0          | R-0 | R-0               | R-0    | R-0          | R-0              | R-0      | R-0   |
|              |     |                   | VSENSE | En_AVG[7:0]  |                  |          |       |
| bit 7        |     |                   |        |              |                  |          | bit 0 |
|              |     |                   |        |              |                  |          |       |
| Legend:      |     |                   |        |              |                  |          |       |
| R = Readable | bit | W = Writeable bit |        | U = Unimplem | nented bit, read | l as '0' |       |

'0' = Bit is cleared

bit 15-0 **VSENSEn\_AVG[15:0]**: contain a rolling average of the eight most recent  $V_{SENSE}$  results. They have the same format as the values in the  $V_{SENSE}$  registers.

'1' = bit is set

-n = Value at POR

## REGISTER 6-9: VPOWERN RESULT REGISTER: VPOWER1 (17H), VPOWER2 (18H), VPOWER3 (19H), VPOWER4 (1AH)

|                 | •   | -                |       |                   |                |                 |        |
|-----------------|-----|------------------|-------|-------------------|----------------|-----------------|--------|
| R-0             | R-0 | R-0              | R-0   | R-0               | R-0            | R-0             | R-0    |
|                 |     |                  | VPOW  | ERn[27:20]        |                |                 |        |
| bit 31          |     |                  |       |                   |                |                 | bit 24 |
| R-0             | R-0 | R-0              | R-0   | R-0               | R-0            | R-0             | R-0    |
|                 |     |                  | VPOW  | ERn[19:12]        |                |                 |        |
| bit 23          |     |                  |       |                   |                |                 | bit 16 |
| R-0             | R-0 | R-0              | R-0   | R-0               | R-0            | R-0             | R-0    |
|                 |     |                  | VPOW  | /ERn[11:4]        |                |                 |        |
| bit 15          |     |                  |       |                   |                |                 | bit 8  |
| R-0             | R-0 | R-0              | R-0   | U                 | U              | U               | U      |
|                 | VPO | WERn[3:0]        |       |                   | _              |                 |        |
| bit 7           |     |                  |       |                   | •              |                 | bit C  |
| Legend:         |     |                  |       |                   |                |                 |        |
| R = Readable    | bit | W = Writeable    | e bit | U = Unimplen      | nented bit, re | ad as '0'       |        |
| -n = Value at I | POR | '1' = bit is set |       | '0' = Bit is clea | ared           | x = Bit is unkr | nown   |

bit 31-4 **VPOWERn[27:0]**: these registers contain the product of V<sub>BUS</sub> (14 MSBs) and V<sub>SENSE</sub> which represents Proportional Power for each channel. These are 28 bit unsigned numbers unless either V<sub>BUS</sub> or V<sub>SENSE</sub> are configured to have a bipolar range. In that case they will be 28-bit two's complement (signed) numbers. These are the numbers that are accumulated in the accumulators.

Note that power is always calculated using signed numbers for V<sub>BUS</sub> and V<sub>SENSE</sub>, but if both V<sub>BUS</sub> and V<sub>SENSE</sub> are in the default unipolar mode, power is reported as an unsigned number. This can lead to very small discrepancies between a manual comparison of the product of V<sub>BUS</sub> and V<sub>SENSE</sub> and the results that the chip calculates for V<sub>POWER</sub>. The digital math in the chip uses more bits than the reported results for V<sub>BUS</sub> and V<sub>SENSE</sub>, so the results registers for V<sub>POWER</sub> and Accumulated Power will in some cases have a more accurate number than calculations using the results registers for V<sub>SENSE</sub> and V<sub>BUS</sub> will provide.

bit 3-0 Not used at this time, always reads '0'

| RW-0          | RW-0                                                                                                                                                                                                                                 | RW-0                                | RW-0                                | RW-0                                 | RW-0                              | RW-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | U                          |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------|--------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|
| CH1_OFF       | CH2_OFF                                                                                                                                                                                                                              | CH3_OFF                             | CH4_OFF                             | TIMEOUT                              | BYTE<br>COUNT                     | NO SKIP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | —                          |  |  |  |
| bit 7         | •                                                                                                                                                                                                                                    |                                     |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | bit 0                      |  |  |  |
|               |                                                                                                                                                                                                                                      |                                     |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
| Legend:       | . 1. 14                                                                                                                                                                                                                              |                                     | - I.:.                              |                                      |                                   | -1 (0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |  |  |  |
| R = Readable  |                                                                                                                                                                                                                                      | W = Writeable                       | DIC                                 |                                      | nented bit, rea                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
| -n = Value at | PUR                                                                                                                                                                                                                                  | '1' = bit is set                    |                                     | '0' = Bit is clea                    | ared                              | x = Bit is unkno                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DWN                        |  |  |  |
| bit 7-4       | apply for norn is selected. N                                                                                                                                                                                                        | nal continuous ote that if a cha    | round-robin co<br>annel is set to i | nversion cycles<br>nactive, the au   | s or Single-Sho<br>to incrementin | nversion cycle. The two signal of the two signal of the two signal of the two signal of the two signals and the two signals of t | e-Shot mode<br>r will skip |  |  |  |
|               | Changes to bi sent.                                                                                                                                                                                                                  | its 7-4 do not ta                   | ke effect until a                   | REFRESH, RI                          | EFRESH_V, o                       | r REFRESH_G c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | command are                |  |  |  |
|               | -                                                                                                                                                                                                                                    | its 3-1 take pla<br>e most other co |                                     | a new value is y                     | written, they a                   | re not gated by a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | REFRESH                    |  |  |  |
| bit 7         |                                                                                                                                                                                                                                      | Channel 1 acti                      |                                     | ersion cycle                         |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
|               | 1 = CH1 OFF.                                                                                                                                                                                                                         | . Channel 1 ina                     | ctive during co                     | nversion cycle                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
| bit 6         |                                                                                                                                                                                                                                      | Channel 2 acti                      | •                                   | •                                    |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
|               |                                                                                                                                                                                                                                      |                                     | •                                   | nversion cycle                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
| bit 5         | <ul> <li>0 = CH3 ON. Channel 3 active during conversion cycle</li> <li>1 = CH3 OFF. Channel 3 inactive during conversion cycle (for PAC1932, this bit is set to 1 with factor</li> </ul>                                             |                                     |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
|               |                                                                                                                                                                                                                                      | n you can progr                     |                                     |                                      |                                   | this bit is set to a be able to read the set to a ble to read the set to read the set to read the set to a set  |                            |  |  |  |
| bit 4         | 0 = CH4 ON. Channel 4 active during conversion cycle                                                                                                                                                                                 |                                     |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
|               | 1 with factory                                                                                                                                                                                                                       |                                     | you can progra                      |                                      |                                   | and PAC1933, th<br>and PAC1933, y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |  |  |  |
| bit 3         | <b>TIMEOUT</b> : Timeout enable bit. The SMBus timeout is disabled by default, and is enabled by setting this bit.                                                                                                                   |                                     |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
|               | 0 = No SMBus timeout feature                                                                                                                                                                                                         |                                     |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
|               | 1 = SMBus tir                                                                                                                                                                                                                        | neout feature i                     | s available                         |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
| bit 2         | <b>BYTE COUNT</b> : causes Byte Count data to be included in the response to the SMBus Block Read command for each register read. This functionality is disabled by default, and Block Read correspond to I <sup>2</sup> C protocol. |                                     |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
|               | 0 = No Byte Count in response to a Block Read command                                                                                                                                                                                |                                     |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
|               |                                                                                                                                                                                                                                      | -                                   |                                     | mmand include                        | -                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
| bit 1         |                                                                                                                                                                                                                                      |                                     | •                                   |                                      |                                   | nels that are ina                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |  |  |  |
|               |                                                                                                                                                                                                                                      | •                                   |                                     |                                      | •                                 | channels that are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |  |  |  |
|               |                                                                                                                                                                                                                                      | • •                                 |                                     | skip over addre<br>isabled will read | •                                 | for channels that                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | are inactive               |  |  |  |
| bit 0         |                                                                                                                                                                                                                                      | ed bits always                      |                                     |                                      | u VAFE II ICOU                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |
| Sit U         | Chimplement                                                                                                                                                                                                                          | ca bits aiways                      |                                     |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |  |  |  |

## REGISTER 6-10: CHANNEL\_DIS AND SMBUS (ADDRESS 1CH)

## REGISTER 6-11: NEG\_PWR (ADDRESS 1DH)

| RW-0          | RW-0                                                                             | RW-0                                                                         | RW-0                                                                    | RW-0                                                                    | RW-0                                | RW-0                                 | RW-0                        |
|---------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------|--------------------------------------|-----------------------------|
| CH1_BIDI      | CH2_BIDI                                                                         | CH3_BIDI                                                                     | CH4 BIDI                                                                | CH1_BIDV                                                                | CH2_BIDV                            | CH3_BIDV                             | CH4_BIDV                    |
| bit 7         | ÷                                                                                | •                                                                            |                                                                         |                                                                         |                                     |                                      | bit 0                       |
|               |                                                                                  |                                                                              |                                                                         |                                                                         |                                     |                                      |                             |
| Legend:       |                                                                                  |                                                                              |                                                                         |                                                                         |                                     |                                      |                             |
| R = Readable  |                                                                                  | W = Writeable                                                                | e bit                                                                   | -                                                                       | nented bit, read                    | d as '0'                             |                             |
| -n = Value at | POR                                                                              | '1' = bit is set                                                             |                                                                         | '0' = Bit is clea                                                       | ared                                | x = Bit is unkr                      | nown                        |
| bit 7-4       | channel, whic<br>(signed) forma<br>V <sub>SENSE</sub> is -10<br>If these bits an | h will result in t<br>at. If the chann<br>0 mV to +100 r<br>re enabled for a | he V <sub>SENSE</sub> vol<br>el is enabled fo<br>mV.<br>any channel, th | user to enable<br>tage measuren<br>or negative curr<br>nat channel's po | nent data being<br>ent measurem     | in 16-bit two's<br>ents, the full so | complement<br>ale range for |
| bit 3-0       | CHn_BIDI[3:0                                                                     | el, which will re                                                            | l bits allow the                                                        | user to enable<br><sub>JS</sub> voltage meas                            |                                     |                                      |                             |
|               | -32V. Note tha<br>more than 200                                                  | it this range is th<br>0 mV below gro                                        | he digital FSR,<br>bund.                                                | ge measuremei<br>the V <sub>BUS</sub> input                             | will not give acc                   | curate measure                       | ments if taker              |
|               |                                                                                  | re enabled for a<br>umbers in two'                                           | •                                                                       | nat channel's po<br>format.                                             | ower numbers                        | are also capabl                      | e of reporting              |
| bit 7         | 0 = Channel 1<br>1 = Channel 1                                                   | VSENSE ADC                                                                   | converts 0 to -                                                         | +100 mV range<br>mV to +100 m\                                          | with 16-bit stra<br>/ range with 16 | aight binary out<br>b-bit two's comr | put<br>plement outpu        |
| bit 6         | 0 = Channel 2                                                                    | 2 V <sub>SENSE</sub> ADC                                                     | converts 0 to +                                                         | +100 mV range                                                           | with 16 bit stra                    | hight binary out                     | put                         |
| bit 5         | 0 = Channel 3                                                                    | <sup>3</sup> V <sub>SENSE</sub> ADC                                          | converts 0 to +                                                         | mV to +100 m∖<br>⊦100 mV range<br>mV to +100 m∖                         | with 16-bit stra                    | hight binary out                     | put                         |
| bit 4         | 0 = Channel 4                                                                    | V <sub>SENSE</sub> ADC                                                       | converts 0 to +                                                         | +100 mV range<br>mV to +100 m\                                          | with 16-bit stra                    | hight binary out                     | put                         |
| bit 3         | 0 = Channel 1                                                                    | V <sub>BUS</sub> ADC co                                                      | nverts 0 to +32                                                         | 2V range with 1<br>+32 range with                                       | 6-bit straight b                    | inary output                         | -                           |
| bit 2         | 0 = Channel 2                                                                    | 2 V <sub>BUS</sub> ADC co                                                    | nverts 0 to +32                                                         | 2V range with 1<br>+32V range wi                                        | 6-bit straight b                    | inary output                         |                             |
| bit 1         | 0 = Channel 3                                                                    | 3 V <sub>BUS</sub> ADC co                                                    | nverts 0 to +32                                                         | 2V range with 1<br>+32V range wi                                        | 6-bit straight b                    | inary output                         |                             |
| bit 0         | 0 = Channel 4                                                                    | V <sub>BUS</sub> ADC co                                                      | nverts 0 to +32                                                         | 2V range with 1<br>+32V range wi                                        | 6-bit straight b                    | inary output                         |                             |

x = Bit is unknown

#### REGISTER 6-12: REFRESH\_G COMMAND (ADDRESS 1EH)

'1' = bit is set

-n = Value at POR

| SEND         | SEND | SEND          | SEND            | SEND           | SEND            | SEND     | SEND  |
|--------------|------|---------------|-----------------|----------------|-----------------|----------|-------|
|              |      | No Da         | ta in this comn | nand, Send Byt | e only          |          |       |
| bit 7        |      |               |                 |                |                 |          | bit 0 |
|              |      |               |                 |                |                 |          |       |
| Legend:      |      |               |                 |                |                 |          |       |
| R = Readable | bit  | W = Writeable | e bit           | U = Unimplem   | ented bit, read | l as '0' |       |

bit 7-0 This command is a SEND Byte, does not contain any data. It is exactly like the REFRESH command but is intended for use with the General Call command.

When it is sent to the device, the REFRESH command is executed and the readable accumulator data, readable accumulator count,  $V_{BUS}$ , and  $V_{SENSE}$  measurements are all refreshed and the internal accumulators values or accumulator count are reset, exactly like the REFRESH command. The master can read the updated data 1 ms after the REFRESH\_G command is sent, and anytime after than up until the next REFRESH, REFRESH\_G, or REFRESH\_V command is sent.

'0' = Bit is cleared

#### REGISTER 6-13: REFRESH\_V COMMAND (ADDRESS 1FH)

| No Data in this command, Send Byte only |                                         |  |  |  |  |  |  |  |
|-----------------------------------------|-----------------------------------------|--|--|--|--|--|--|--|
|                                         | No Data in this command, Send Byte only |  |  |  |  |  |  |  |
| bit 7                                   | it O                                    |  |  |  |  |  |  |  |

| Legend:           |                   |                       |                    |
|-------------------|-------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared  | x = Bit is unknown |

bit 7-0 This command is a SEND Byte, does not contain any data. When it is sent to the device, the REFRESH\_V command is executed.

It is similar to the REFRESH command except the accumulators and accumulator count are not reset. The readable accumulator data, readable accumulator count,  $V_{BUS}$ , and  $V_{SENSE}$  measurements are all refreshed without affecting the internal accumulators values or accumulator count. The master can read the updated data 1 ms after the REFRESH\_V command is sent, and anytime after than up until the next REFRESH, REFRESH\_G, or REFRESH\_V command is sent.

#### REGISTER 6-14: SLOW (ADDRESS 20H)

| R-0   | R-0     | R-0     | RW-1   | RW-0     | RW-1   | RW-0     | RW-1  |
|-------|---------|---------|--------|----------|--------|----------|-------|
| SLOW  | SLOW-LH | SLOW_HL | R_RISE | R_V_RISE | R_FALL | R_V_FALL | POR   |
| bit 7 |         |         |        |          |        |          | bit 0 |

| Legend:           |                   |                       |                    |
|-------------------|-------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared  | x = Bit is unknown |

This register tracks the state of the SLOW pin, tracks transitions on the SLOW pin, and controls the type of limited REFRESH command (if any) that occurs on a SLOW pin transition. This allows software to monitor the state of the SLOW pin and its transitions over I<sup>2</sup>C even though the SLOW pin is asynchronous to the I<sup>2</sup>C pins and may have a different controller. All of the bits in this register are updated in real time, they do not require a REFRESH signal to be updated.

Note that if a REFRESH and REFRESH V are both enabled for a certain SLOW pin transition, REFRESH will be executed (REFRESH wins over REFRESH\_V).

On a transition of the SLOW pin, a limited REFRESH function is executed. These limited REFRESH and REFRESH V functions update all of the readable results registers. For the limited REFRESH function only, it also reset the accumulators and accumulator count. These are called limited REFRESH and limited REFRESH V functions because there is no activation of any pending changes to the Control registers.

If the SLOW pin is configured to act as an ALERT pin, all of these bits are always 0. The bits are not cleared when read, see the details on each bit for clearing information.

#### S

| SLOW Conti             | rol and Status Bits                                                                                                                                                                                                                                       |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7 = 0<br>bit 7 = 1 | The SLOW pin is pulled low externally<br>The SLOW pin is pulled high externally                                                                                                                                                                           |
| bit 6 = 0<br>bit 6 = 1 | The SLOW pin has not transitioned low to high since the last REFRESH command<br>The SLOW pin has transitioned low to high since the last REFRESH command<br>The bit is reset to 0 by a REFRESH or REFRESH_G command                                       |
| bit 5 = 0<br>bit 5 = 1 | The SLOW pin has not transitioned high to low since the last REFRESH command<br>The SLOW pin has transitioned high to low since the last REFRESH command<br>The bit is reset to 0 by a REFRESH or REFRESH_G command                                       |
| bit 4 = 0<br>bit 4 = 1 | Disables a limited REFRESH function to take place on the rising edge of the SLOW pin<br>Enables a limited REFRESH function to take place on the rising edge of the SLOW pin<br>The bit is not reset automatically, it must be written to be changed.      |
| bit 3 = 0<br>bit 3 = 1 | Disables a limited REFRESH_V function to take place on the rising edge of the SLOW pin<br>Enables a limited REFRESH_V function to take place on the rising edge of the SLOW pin<br>The bit is not reset automatically, it must be written to be changed   |
| bit 2 = 0<br>bit 2 = 1 | Disables a limited REFRESH function to take place on the falling edge of the SLOW pin<br>Enables a limited REFRESH function to take place on the falling edge of the SLOW pin<br>The bit is not reset automatically, it must be written to be changed     |
| bit 1 = 0<br>bit 1 = 1 | Disables a limited REFRESH_V function to take place on the falling edge of the SLOW pin<br>Enables a limited REFRESH_V function to take place on the falling edge of the SLOW pin<br>The bit is not reset automatically, it must be written to be changed |
| POR Status             | Bit                                                                                                                                                                                                                                                       |
|                        | is a POR flag, for the purpose of enabling the system designer can clear it after POR, and the                                                                                                                                                            |
| it to detect if t      | he device was powered cycled or somehow reset since the POR. If the reset is detected in th                                                                                                                                                               |

#### Т

OR, and then monitor it ected in this manner, any non-default programming can be reprogrammed.

- This bit has been cleared over I<sup>2</sup>C since the last POR occurred **bit 0 =** 0
- This bit has the POR default value of 1, and has not been cleared since the last reset occurred bit 0 = 1This bit is only reset by POR

#### REGISTER 6-15: CTRL\_ACT REGISTER (ADDRESS 21H)

| R-0     | R-0       | R-0   | R-0  | R-0       | R-0      | R-0       | R-0   |
|---------|-----------|-------|------|-----------|----------|-----------|-------|
| Sample_ | Rate[1:0] | SLEEP | SING | ALERT_PIN | ALERT_CC | OVF ALERT | OVF   |
| bit 7   |           |       |      |           |          |           | bit 0 |
|         |           |       |      |           |          |           |       |
| edend.  |           |       |      |           |          |           |       |

| Legena.           |                   |                             |                    |
|-------------------|-------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared        | x = Bit is unknown |
|                   |                   |                             |                    |

This register contains an image of the Control register, 01h. The bits in this register reflect the current active value of these settings, whereas the values in register 01h may have been programmed but not activated by one of the REFRESH commands. This register allows the software to determine the actual active setting.

This register is valid when the Results registers are valid, 1 ms after a REFRESH/\_V/\_G command (in most cases). However, if the users program a conversion rate change followed by REFRESH, the new conversion rate will not become effective until the current conversion cycle is complete. For example, if the old sample rate was 8 Hz, it will take up to 125 mS before the conversion cycle (and the CTRL\_ACT register) are updated. This delay can be variable, depending on where we are in the conversion cycle when the REFRESH command is sent.

| bit 7-6 | <b>Sample_Rate[1:0]</b> : shows the value that is currently active since the most recent REFRESH function was received for programmed sample rate in Normal mode (that is, if SLOW pin is not asserted) |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 00b = 1024 samples/s                                                                                                                                                                                    |
|         | 01b = 256 samples/s                                                                                                                                                                                     |
|         | 10b = 64 samples/s                                                                                                                                                                                      |
|         | 11b = 8 samples/s                                                                                                                                                                                       |
| bit 5   | SLEEP: shows the value that is currently active since the most recent REFRESH function was received<br>for the SLEEP bit.                                                                               |
|         | 0 = ACTIVE mode                                                                                                                                                                                         |
|         | 1 = SLEEP mode, no data conversion                                                                                                                                                                      |
| bit 4   | <b>SING</b> : shows the value that is currently active since the most recent REFRESH function was received for the single shot select bit, SING.                                                        |
|         | 0 = Sequential scan mode                                                                                                                                                                                |
|         | 1 = Single-shot mode                                                                                                                                                                                    |
| bit 3   | ALERT_PIN: shows the value that is currently active since the most recent REFRESH function was<br>received for the ALERT_PIN bit.                                                                       |
|         | 0 = Disable the ALERT pin function                                                                                                                                                                      |
|         | 1 = Enable the ALERT pin function                                                                                                                                                                       |
| bit 2   | ALERT_CC: shows the value that is currently active since the most recent REFRESH function was<br>received for the ALERT_CC bit.                                                                         |
|         | 0 = No ALERT on Conversion Cycle Complete                                                                                                                                                               |
|         | 1 = ALERT function asserted for 5 $\mu$ S on each completion of the conversion cycle                                                                                                                    |
| bit 1   | <b>OVF ALERT</b> : shows the value that is currently active since the most recent REFRESH function was received for the OVF ALERT bit.                                                                  |
|         | 0 = No ALERT if accumulator or accumulator counter overflow has occurred                                                                                                                                |
|         | 1 = ALERT pin triggered if accumulator or accumulator counter has overflowed                                                                                                                            |
| bit 0   | <b>OVF</b> : shows the value that is currently active since the most recent REFRESH function was received for the OVF bit.                                                                              |
|         | 0 = No accumulator or accumulator counter overflow has occurred                                                                                                                                         |
|         | 1 = Accumulator or accumulator counter has overflowed                                                                                                                                                   |
|         |                                                                                                                                                                                                         |

### REGISTER 6-16: CHANNEL DIS\_ACT (ADDRESS 22H)

| R-0     | R-0     | R-0     | R-0     | U | U | U | U     |
|---------|---------|---------|---------|---|---|---|-------|
| CH1_OFF | CH2_OFF | CH3_OFF | CH4_OFF | — | — | — | —     |
| bit 7   |         |         |         |   |   |   | bit 0 |

| Legend:           |                   |                             |                    |
|-------------------|-------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared        | x = Bit is unknown |

This register contains an image of the Channel Disable bits in register 1Ch. The bits in this register reflect the value that was activated by the most recent REFRESH function, and is currently active. Whereas the values in register 1Ch may have been programmed but not activated by one of the REFRESH commands, register 22h allows software to determine the actual active setting. This register is valid when the Results registers are valid, 1 ms after a REFRESH/\_V/\_G command.

| bit 7-4 | CHn_OFF[7:4]: shows the value that is currently active for these bits. |
|---------|------------------------------------------------------------------------|
| bit 7   | 0 = CH1 ON. Channel 1 active during conversion cycle                   |
|         | 1 = CH1 OFF. Channel 1 inactive during conversion cycle                |
| bit 6   | 0 = CH2 ON. Channel 2 active during conversion cycle                   |
|         | 1 = CH2 OFF. Channel 2 inactive during conversion cycle                |
| bit 5   | 0 = CH3 ON. Channel 3 active during conversion cycle                   |
|         | 1 = CH3 OFF. Channel 3 inactive during conversion cycle                |
| bit 4   | 0 = CH4 ON. Channel 4 active during conversion cycle                   |
|         | 1 = CH4 OFF. Channel 4 inactive during conversion cycle                |
| bit 3-0 | Not used, always reads '0'                                             |

### REGISTER 6-17: NEG\_PWR\_ACT (ADDRESS 23H)

| R-0      |
|----------|----------|----------|----------|----------|----------|----------|----------|
| CH1_BIDI | CH2_BIDI | CH3_BIDI | CH4 BIDI | CH1_BIDV | CH2_BIDV | CH3_BIDV | CH4_BIDV |
| bit 7    |          |          |          |          |          |          | bit 0    |

| Legend:           |                   |                       |                    |
|-------------------|-------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared  | x = Bit is unknown |

This register contains an image of the NEG\_PWR register, 1Dh. The bits in this register reflect the current active value of these settings, whereas the values in register 1Dh may have been programmed but not activated by one of the REFRESH commands. This register allows software to determine the actual active setting. This register is valid when the Results registers are valid, 1 ms after a REFRESH\_V/\_G command.

| bit 7-4 | CH1_BIDI[7:4]: these bits show the current active value of the corresponding bits in Register 6-11, NEG_PWR (Address 1Dh).                 |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------|
| bit 3-0 | <b>CH1_BIDV[3:0]</b> : these bits show the current active value of the corresponding bits in <b>Register 6-11</b> , NEG_PWR (Address 1Dh). |
| bit 7   | 0 = Channel 1 V <sub>SENSE</sub> ADC converts 0 to +100 mV range with 16-bit straight binary output                                        |
|         | 1 = Channel 1 V <sub>SENSE</sub> ADC converts -100 mV to +100 mV range with 16-bit two's complement output                                 |
| bit 6   | 0 = Channel 2 V <sub>SENSE</sub> ADC converts 0 to +100 mV range with 16-bit straight binary output                                        |
|         | 1 = Channel 2 V <sub>SENSE</sub> ADC converts -100 mV to +100 mV range with 16-bit two's complement output                                 |
| bit 5   | 0 = Channel 3 V <sub>SENSE</sub> ADC converts 0 to +100 mV range with 16-bit straight binary output                                        |
|         | 1 = Channel 3 V <sub>SENSE</sub> ADC converts -100 mV to +100 mV range with 16-bit two's complement output                                 |
| bit 4   | 0 = Channel 4 V <sub>SENSE</sub> ADC converts 0 to +100 mV range with 16-bit straight binary output                                        |
|         | 1 = Channel 4 V <sub>SENSE</sub> ADC converts -100 mV to +100 mV range with 16-bit two's complement output                                 |

### REGISTER 6-17: NEG\_PWR\_ACT (ADDRESS 23H) (CONTINUED)

| bit 3 | 0 = Channel 1 V <sub>BUS</sub> ADC converts 0 to +32V range with 16-bit straight binary output     |
|-------|----------------------------------------------------------------------------------------------------|
|       | 1 = Channel 1 V <sub>BUS</sub> ADC converts -32V to +32V range with 16-bit two's complement output |
| bit 2 | 0 = Channel 2 V <sub>BUS</sub> ADC converts 0 to +32V range with 16-bit straight binary output     |
|       | 1 = Channel 2 V <sub>BUS</sub> ADC converts -32V to +32V range with 16-bit two's complement output |
| bit 1 | 0 = Channel 3 V <sub>BUS</sub> ADC converts 0 to +32V range with 16-bit straight binary output     |
|       | 1 = Channel 3 V <sub>BUS</sub> ADC converts -32V to +32V range with 16-bit two's complement output |
| bit 0 | 0 = Channel 4 V <sub>BUS</sub> ADC converts 0 to +32V range with 16-bit straight binary output     |
|       | 1 = Channel 4 V <sub>BUS</sub> ADC converts -32V to +32V range with 16-bit two's complement output |
|       |                                                                                                    |

#### REGISTER 6-18: CTRL\_LAT REGISTER (ADDRESS 24H)

| R-0                         | R-0  | R-0           | R-0  | R-0          | R-0             | R-0       | R-0   |
|-----------------------------|------|---------------|------|--------------|-----------------|-----------|-------|
| Sample_Rate[                | 1:0] | SLEEP         | SING | ALERT_PIN    | ALERT_CC        | OVF ALERT | OVF   |
| bit 7                       |      |               |      |              |                 |           | bit 0 |
|                             |      |               |      |              |                 |           |       |
|                             |      |               |      |              |                 |           |       |
| Legend:                     |      |               |      |              |                 |           |       |
| Legend:<br>R = Readable bit |      | W = Writeable | bit  | U = Unimplem | ented bit, read | l as '0'  |       |

This register contains an image of the **Register 6-15** CTRL\_ACT Register (Address 21h). The bits in this register reflect the value of these settings that was active before the most recent REFRESH command (including REFRESH\_V and/or REFRESH\_G). The values in register 01h may have been programmed but not activated by one of the REFRESH commands, and the values in 21h are currently active. This register allows software to determine the actual active setting that was active prior to the most recent REFRESH command and therefore corresponds to the dataset that is held in the readable registers. This register is valid when the Results registers are valid, 1 ms after a REFRESH/\_V/\_G command.

| bit 7-6 | Sample_Rate[1:0]: shows the value of these settings that was latched prior to the most recent<br>REFRESH command (including REFRESH_V and/or REFRESH_G) |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 00b = 1024 samples/s                                                                                                                                    |
|         | 01b = 256 samples/s                                                                                                                                     |

- 10b = 64 samples/s
- 11b = 8 samples/s
- bit 5 **SLEEP**: shows the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH\_V and/or REFRESH\_G).
  - 0 = Active mode
  - 1 = SLEEP mode, no data conversion
- bit 4 **SING**: shows the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH\_V and/or REFRESH\_G).
  - 0 = Sequential scan mode
  - 1 = Single-shot mode
- bit 3 **ALERT\_PIN**: the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH\_V and/or REFRESH\_G).
  - $0 = \text{Disable the } \overline{\text{ALERT}}$  pin function
  - $1 = \text{Enable the } \overline{\text{ALERT}}$  pin function
- bit 2 **ALERT\_CC**: shows the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH\_V and/or REFRESH\_G) for the ALERT\_CC bit.
  - 0 = No ALERT on Conversion Cycle Complete
  - 1 = ALERT function asserted for 5  $\mu S$  on each completion of the conversion cycle

bit 7

### REGISTER 6-18: CTRL\_LAT REGISTER (ADDRESS 24H) (CONTINUED)

| bit 1 | <b>OVF ALERT</b> : shows the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH_V and/or REFRESH_G) for the OVF_ALERT bit. |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 0 = No ALERT if accumulator or accumulator counter overflow has occurred                                                                                                     |
|       | 1 = ALERT pin triggered if accumulator or accumulator counter has overflowed                                                                                                 |
| bit 0 | <b>OVF</b> : shows the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH_V and/or REFRESH_G) for the OVF bit.             |
|       | 0 = No accumulator or accumulator counter overflow has occurred                                                                                                              |

1 = Accumulator or accumulator counter has overflowed

| REGISTER 6-19: CHANNEL DIS_LAT (ADDRESS 25H) |         |         |         |   |   |   |  |  |  |
|----------------------------------------------|---------|---------|---------|---|---|---|--|--|--|
| R-0                                          | R-0     | R-0     | R-0     | U | U | U |  |  |  |
| CH1_OFF                                      | CH2_OFF | CH3_OFF | CH4_OFF | _ | _ | _ |  |  |  |

| Legend:           |                   |                       |                    |
|-------------------|-------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared  | x = Bit is unknown |

This register contains an image of the **Register 6-16** Channel DIS\_ACT (Address 22h). The bits in this register reflect the value of these settings that was active before the most recent REFRESH command (including REFRESH\_V and/or REFRESH\_G). The values in register 1Ch may have been programmed but not activated by one of the REFRESH commands, and the values in 22h are currently active. This register allows software to determine the actual active setting that was active prior to the most recent REFRESH command and therefore corresponds to the dataset that is held in the readable registers. This register is valid when the Results registers are valid, 1 ms after a REFRESH\_V/\_G command.

| bit 7-4 | <b>CHn_OFF[7:4]</b> : the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH_V and/or REFRESH_G). |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7   | <ul> <li>0 = CH1 ON. Channel 1 active during conversion cycle</li> <li>1 = CH1 OFF. Channel 1 inactive during conversion cycle</li> </ul>           |
| bit 6   | <ul> <li>0 = CH2 ON. Channel 2 active during conversion cycle</li> <li>1 = CH2 OFF. Channel 2 inactive during conversion cycle</li> </ul>           |
| bit 5   | <ul> <li>0 = CH3 ON. Channel 3 active during conversion cycle</li> <li>1 = CH3 OFF. Channel 3 inactive during conversion cycle</li> </ul>           |
| bit 4   | <ul> <li>0 = CH4 ON. Channel 4 active during conversion cycle</li> <li>1 = CH4 OFF. Channel 4 inactive during conversion cycle</li> </ul>           |
| bit 3-0 | Not used, always read '0'                                                                                                                           |

υ

bit 0

#### REGISTER 6-20: NEG\_PWR \_LAT (ADDRESS 26H)

.

| R-0      |
|----------|----------|----------|----------|----------|----------|----------|----------|
| CH1_BIDI | CH2_BIDI | CH3_BIDI | CH4 BIDI | CH1_BIDV | CH2_BIDV | CH3_BIDV | CH4_BIDV |
| bit 7    |          |          |          |          |          |          | bit 0    |

| Legend:           |                   |                        |                    |
|-------------------|-------------------|------------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit, | , read as '0'      |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared   | x = Bit is unknown |

This register contains an image of the **Register 6-17** NEG\_PWR\_ACT (Address 23h). The bits in this register reflect the value of these settings that was active before the most recent REFRESH command (including REFRESH\_V and/or REFRESH\_G). The values in register 1Dh may have been programmed but not activated by one of the REFRESH commands, and the values in 23h are currently active. This register allows software to determine the actual active setting that was active prior to the most recent REFRESH command and therefore corresponds to the dataset that is held in the readable registers. This register is valid when the Results registers are valid, 1 ms after a REFRESH\_V/\_G command.

| bit 7-4 | CHn_BIDI[7:4]: the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH_V and/or REFRESH_G).         |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 3-0 | <b>CHn_BIDV[3:0]</b> : the value of these settings that was latched prior to the most recent REFRESH command (including REFRESH_V and/or REFRESH_G). |
| bit 7   | 0 = Channel 1 V <sub>SENSE</sub> ADC converts 0 to +100mV range with 16-bit straight binary output                                                   |
|         | 1 = Channel 1 V <sub>SENSE</sub> ADC converts -100mV to +100mV range with 16 bit two's complement output                                             |
| bit 6   | 0 = Channel 2 V <sub>SENSE</sub> ADC converts 0 to +100mV range with 16-bit straight binary output                                                   |
|         | 1 = Channel 2 V <sub>SENSE</sub> ADC converts -100mV to +100mV range with 16-bit two's complement output                                             |
| bit 5   | 0 = Channel 3 V <sub>SENSE</sub> ADC converts 0 to +100mV range with 16-bit straight binary output                                                   |
|         | 1 = Channel 3 V <sub>SENSE</sub> ADC converts -100mV to +100mV range with 16-bit two's complement output                                             |
| bit 4   | 0 = Channel 4 V <sub>SENSE</sub> ADC converts 0 to +100mV range with 16-bit straight binary output                                                   |
|         | 1 = Channel 4 V <sub>SENSE</sub> ADC converts -100mV to +100mV range with 16-bit two's complement output                                             |
| bit 3   | 0 = Channel 1 V <sub>BUS</sub> ADC converts 0 to +32V range with 16-bit straight binary output                                                       |
|         | 1 = Channel 1 V <sub>BUS</sub> ADC converts -32V to +32V range with 16-bit two's complement output                                                   |
| bit 2   | 0 = Channel 2 V <sub>BUS</sub> ADC converts 0 to +32V range with 16-bit straight binary output                                                       |
|         | 1 = Channel 2 V <sub>BUS</sub> ADC converts -32V to +32V range with 16-bit two's complement output                                                   |
| bit 1   | 0 = Channel 3 V <sub>BUS</sub> ADC converts 0 to +32V range with 16-bit straight binary output                                                       |
|         | 1 = Channel 3 V <sub>BUS</sub> ADC converts -32V to +32V range with 16-bit two's complement output                                                   |
| bit 0   | 0 = Channel 4 V <sub>BUS</sub> ADC converts 0 to +32V range with 16-bit straight binary output                                                       |
|         | 1 = Channel 4 $V_{BUS}$ ADC converts -32V to +32V range with 16-bit two's complement output                                                          |
|         |                                                                                                                                                      |

#### REGISTER 6-21: PRODUCT ID REGISTER (ADDRESS FDh)

| R-0             | R-1   | R-0               | R-1 | R-1                  | R-0         | R-1                | R-1   |
|-----------------|-------|-------------------|-----|----------------------|-------------|--------------------|-------|
|                 |       |                   | PI  | D[7:0]               |             |                    |       |
| bit 7           |       |                   |     |                      |             |                    | bit 0 |
|                 |       |                   |     |                      |             |                    |       |
| Legend:         |       |                   |     |                      |             |                    |       |
| R = Readable    | e bit | W = Writeable bit |     | U = Unimplement      | ed bit, rea | d as '0'           |       |
| -n = Value at I | POR   | '1' = bit is set  |     | '0' = Bit is cleared | ł           | x = Bit is unknown |       |

bit 7-0 PID[7:0]: contain the Product ID for the PAC1932/3/4. 0101\_1001 for PAC1932 0101\_1010 for PAC1933

0101\_1011 for PAC1934 (Default shown in table directly above)

#### REGISTER 6-22: MANUFACTURER ID REGISTER (ADDRESS FEh)

| R-0              | R-1 | R-0               | R-1 | R-1           | R-1             | R-0      | R-1   |
|------------------|-----|-------------------|-----|---------------|-----------------|----------|-------|
|                  |     |                   | MIC | 0[7:0]        |                 |          |       |
| bit 7            |     |                   |     |               |                 |          | bit 0 |
|                  |     |                   |     |               |                 |          |       |
| Legend:          |     |                   |     |               |                 |          |       |
| R - Roodabla bit |     | M = Mritophio bit |     | II – Unimplon | contod bit road | 1 00 '0' |       |

| R = Readable bit  | W = Writeable bit | U = Unimplemented bit, rea | d as '0'           |
|-------------------|-------------------|----------------------------|--------------------|
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared       | x = Bit is unknown |

## bit 7-0 **MID[7:0]**: the Manufacturer ID register identifies Microchip as the manufacturer of the PAC1932/3/4 This value is 5Dh.

#### REGISTER 6-23: REVISION ID REGISTER (ADDRESS FFh)

| R-0      | R-0 | R-0 | R-0 | R-0 | R-0 | R-1 | R-1   |
|----------|-----|-----|-----|-----|-----|-----|-------|
| RID[7:0] |     |     |     |     |     |     |       |
| bit 7    |     |     |     |     |     |     | bit 0 |

| Legend:           |                   |                             |                    |
|-------------------|-------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writeable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = bit is set  | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **RID[7:0]**: the Revision register identifies the die revision This register reads 03h.

## 7.0 PACKAGE DESCRIPTION

## 7.1 Package Marking Information



| Legend | : XXX     | Customer-specific information                                                                                                                                               |
|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Y         | Year code (last digit of calendar year)                                                                                                                                     |
|        | ΥY        | Year code (last 2 digits of calendar year)                                                                                                                                  |
|        | WW        | Week code (week of January 1 is week '01')                                                                                                                                  |
|        | NNN       | Alphanumeric traceability code                                                                                                                                              |
|        | (e3)      | Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)                                                                                                                    |
|        | *         | This package is Pb-free. The Pb-free JEDEC designator (e3)                                                                                                                  |
|        |           | can be found on the outer packaging for this package. $\smile$                                                                                                              |
| Note:  | be carrie | nt the full Microchip part number cannot be marked on one line, it will d over to the next line, thus limiting the number of available s for customer-specific information. |

## 16-Lead Ultra Thin Plastic Quad Flat, No Lead Package (JQ) - 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-257A Sheet 1 of 2

### 16-Lead Ultra Thin Plastic Quad Flat, No Lead Package (JQ) - 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | Units  |           |          | S    |
|-------------------------|--------|-----------|----------|------|
| Dimension               | Limits | MIN       | NOM      | MAX  |
| Number of Pins          | N      |           | 16       |      |
| Pitch                   | е      |           | 0.65 BSC |      |
| Overall Height          | Α      | 0.45      | 0.50     | 0.55 |
| Standoff                | A1     | 0.00      | 0.02     | 0.05 |
| Terminal Thickness      | A3     | 0.127 REF |          |      |
| Overall Width           | E      |           | 4.00 BSC |      |
| Exposed Pad Width       | E2     | 2.50      | 2.60     | 2.70 |
| Overall Length          | D      |           | 4.00 BSC |      |
| Exposed Pad Length      | D2     | 2.50      | 2.60     | 2.70 |
| Terminal Width          | b      | 0.25      | 0.30     | 0.35 |
| Terminal Length         | L      | 0.30      | 0.40     | 0.50 |
| Terminal-to-Exposed-Pad | K      | 0.20      | -        | -    |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-257A Sheet 2 of 2

# 16-Lead Ultra Thin Plastic Quad Flat, No Lead Package (JQ) - 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

|                            | MILLIMETERS      |          |      |      |
|----------------------------|------------------|----------|------|------|
| Dimens                     | Dimension Limits |          |      | MAX  |
| Contact Pitch              | E                | 0.65 BSC |      |      |
| Optional Center Pad Width  | X2               |          |      | 2.70 |
| Optional Center Pad Length | Y2               |          |      | 2.70 |
| Contact Pad Spacing        | C1               |          | 4.00 |      |
| Contact Pad Spacing        | C2               |          | 4.00 |      |
| Contact Pad Width (X16)    | X1               |          |      | 0.35 |
| Contact Pad Length (X16)   | Y1               |          |      | 0.80 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2257A

# 16-Ball Wafer Level Chip Scale Package (CS) - 2.225x2.17 mm Body [WLCSP] PAC1934

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-6036-01 Rev. B Sheet 1 of 2

## 16-Ball Wafer Level Chip Scale Package (CS) - 2.225x2.17 mm Body [WLCSP] PAC1934

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                | Units            | MILLIMETERS |          |       |  |
|----------------|------------------|-------------|----------|-------|--|
| Dimension      | Dimension Limits |             | NOM      | MAX   |  |
| Bump Pitch     | eD               |             | 0.50 BSC |       |  |
| Bump Pitch     | еE               | 0.50 BSC    |          |       |  |
| Length         | D                | 2.225 BSC   |          |       |  |
| Width          | E                | 2.170 BSC   |          |       |  |
| Overall Height | Α                | 0.601       | 0.641    | 0.679 |  |
| Bump Height    | A1               | 0.197       | -        | 0.257 |  |
| Die Thickness  | A2               | 0.363       | 0.388    | 0.413 |  |
| Bump Diameter  | b                | 0.297       | 0.327    | 0.357 |  |

Notes:

- 1. Topside A1 indicator is an engraved figure.
- 2. Under-fill is recommended for best solder joint reliability.
- 3. Solder diameter at interface to package body is 300µm (nominal).
- 4. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-6036-01 Rev. B Sheet 2 of 2

# 16-Ball Wafer Level Chip Scale Package (CS) - 2.225x2.17 mm Body [WLCSP] PAC1934

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### **RECOMMENDED LAND PATTERN**

|                        | Units            |          |      | S   |
|------------------------|------------------|----------|------|-----|
| Dimension              | Dimension Limits |          |      | MAX |
| Contact Pitch          | 0.50 BSC         |          |      |     |
| Contact Pitch          | еE               | 0.50 BSC |      |     |
| Overall Pitch          | D1               | 1.50 BSC |      |     |
| Overall Pitch          | E1               | 1.50 BSC |      |     |
| Space Between Contacts | G1               |          | 0.25 |     |
| Space Between Contacts | G2               |          | 0.25 |     |
| Contact Diameter       | ØX1              |          | 0.25 |     |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-8036 Rev. B

NOTES:

## APPENDIX A: REVISION HISTORY

## Revision D (May 2019)

The following is the list of modifications:

- 1. Added the WLCSP package.
- 2. Updated Table 1-1.
- 3. Replaced Figure 2-22.
- 4. Updated Register 6-10, Register 6-14, Register 6-16, and Register 6-19.

## Revision C (June 2018)

The following is the list of modifications:

- 1. Added the entire PAC1932/3/4 device family.
- 2. Added UQFN package.
- 3. Updated Table 1-1.
- 4. Updated Section 2.0 "Typical Operating Curves".
- 5. Updated Section 3.0 "Pin Descriptions".
- 6. Updated Register 6-10.
- 7. Updated Register 6-15.
- 8. Updated Register 6-21.
- 9. Updated Section 7.0 "Package Description".
- 10. Updated Product Identification System.
- 11. Fixed minor typographical errors.

### **Revision B (November 2017)**

The following is the list of modifications:

- 1. Updated Section 4.5 "Voltage Measurement", Section 4.6 "Current Measurement", Section 4.7 "Selecting R<sub>SENSE</sub> Values" and Section 4.9 "Power and Energy".
- 2. Updated Register 6-10.
- 3. Fixed minor typographical errors.

## **Revision A (September 2017)**

• Initial Release for Advance Data Sheet.

NOTES:

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO               | <u>. x</u>                      | <u>-X</u>                                                                                                                                                      | <u>/xxx</u>          | Example:                                                                                                                                                         |
|-----------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                | Tape and<br>Reel                | Temperature<br>Range                                                                                                                                           | Package              | a) PAC1932T-I/JQ: 16-lead 4 mm x 4 mm UQFN,<br>shipped in a 3,300 piece Tape and Reel                                                                            |
|                       |                                 | - <b>- -</b>                                                                                                                                                   |                      | b) PAC1933T-I/JQ: 16-lead 4 mm x 4 mm UQFN,<br>shipped in a 3,300 piece Tape and Reel                                                                            |
| Device:               | PAC1932/3/4: DC                 | Power/Energy Moni                                                                                                                                              | tor with Accumulator | c) PAC1934T-I/JQ: 16-lead 4 mm x 4 mm UQFN,<br>shipped in a 3,300 piece Tape and Reel                                                                            |
| Tape and Reel:        | T = Tape ar                     | id Reel                                                                                                                                                        |                      | a) PAC1934T-I/J6CX: 16-lead 2.225 mm x 2.17 mm WLCSP,<br>shipped in a 5,000 piece Tape and Reel                                                                  |
| Temperature<br>Range: | I = -40°C to +85°C (Industrial) |                                                                                                                                                                |                      | b) PAC1933T-I/J6CX: 16-lead 2.225 mm x 2.17 mm WLCSP,<br>shipped in a 5,000 piece Tape and Reel                                                                  |
| Runge.                |                                 |                                                                                                                                                                |                      | c) PAC1932T-I/J6CX: 16-lead 2.225 mm x 2.17 mm WLCSP,<br>shipped in a 5,000 piece Tape and Reel                                                                  |
| Package:              |                                 | S-Lead Ultra Thin Plastic Quad Flat, No Lead<br>ackage, 4 mm x 4 mm x 0.5 mm Body (UQFN)<br>S-Ball Wafer Level Chip Scale Package,<br>225 mm x 2.17 mm (WLCSP) |                      | Note 1: Tape and Reel identifier only appears in the catalog<br>part number description. This identifier is used for                                             |
|                       |                                 |                                                                                                                                                                |                      | ordering purposes and is not printed on the device<br>package. Check with your Microchip Sales Office for<br>package availability with the Tape and Reel option. |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-4464-0



## Worldwide Sales and Service

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160

Japan - Tokyo Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Tel: 60-3-7651-7906

Malaysia - Penang

Philippines - Manila

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu

Taiwan - Kaohsiung

Taiwan - Taipei

Thailand - Bangkok

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 39-0331-742611 Fax: 39-0331-466781

> Italy - Padova Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

Tel: 44-118-921-5800 Fax: 44-118-921-5820

Malaysia - Kuala Lumpur

Tel: 60-4-227-8870

Tel: 63-2-634-9065

Tel: 886-3-577-8366

Tel: 886-7-213-7830

Tel: 886-2-2508-8600

Tel: 66-2-694-1351

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4450-2828

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Tel: 972-9-744-7705

Tel: 49-7131-67-3636

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

Denmark - Copenhagen

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid

Sweden - Gothenberg

**UK - Wokingham**