

### Is Now Part of



## ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo

www.onsemi.com



## FQD1N60C / FQU1N60C

# N-Channel QFET $^{\rm @}$ MOSFET 600 V, 1.0 A, 11.5 $\Omega$

#### **Features**

- 1 A, 600 V, R<sub>DS(on)</sub> = 11.5  $\Omega$  (Max.) @ V<sub>GS</sub> = 10 V, I<sub>D</sub> = 0.5 A
- Low Gate Charge (Typ. 4.8 nC)
- Low Crss (Typ. 3.5 pF)
- · 100% Avalanche Tested
- · RoHS Compliant

### Description

This N-Channel enhancement mode power MOSFET is produced using ON Semiconductor's proprietary planar stripe and DMOS technology. This advanced MOSFET technology has been especially tailored to reduce on-state resistance, and to provide superior switching performance and high avalanche energy strength. These devices are suitable for switched mode power supplies, active power factor correction (PFC), and electronic lamp ballasts.





## **Absolute Maximum Ratings** T<sub>C</sub> = 25°C unless otherwise noted.

| Symbol                            | Parameter                                                            |          | FQD1N60CTM / FQU1N60CTU | Unit |
|-----------------------------------|----------------------------------------------------------------------|----------|-------------------------|------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                                                 |          | 600                     | V    |
| I <sub>D</sub>                    | Drain Current - Continuous (T <sub>C</sub> = 25°C)                   |          | 1                       | Α    |
|                                   | - Continuous (T <sub>C</sub> = 100°C)                                |          | 0.6                     | Α    |
| I <sub>DM</sub>                   | Drain Current - Pulsed                                               | (Note 1) | 4                       | Α    |
| V <sub>GSS</sub>                  | Gate-Source Voltage                                                  |          | ± 30                    | V    |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy (Note 2)                              |          | 33                      | mJ   |
| I <sub>AR</sub>                   | Avalanche Current (Note 1)                                           |          | 1                       | Α    |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy (Note 1)                                 |          | 2.8                     | mJ   |
| dv/dt                             | Peak Diode Recovery dv/dt (Note 3)                                   |          | 4.5                     | V/ns |
| $P_{D}$                           | Power Dissipation (T <sub>A</sub> = 25°C)*                           |          | 2.5                     | W    |
|                                   | Power Dissipation (T <sub>C</sub> = 25°C)                            |          | 28                      | W    |
|                                   | - Derate Above 25°C                                                  |          | 0.22                    | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range                              |          | -55 to +150             | °C   |
| T <sub>L</sub>                    | Maximum Lead Temperature for Soldering, 1/8" from Case for 5 Seconds |          | 300                     | °C   |

#### **Thermal Characteristics**

| Symbol          | Parameter                                                                             | FQD1N60CTM /<br>FQU1N60CTU | Unit |
|-----------------|---------------------------------------------------------------------------------------|----------------------------|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case, Max.                                            |                            |      |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Minimum Pad of 2-oz Copper), Max.            | 110                        | °C/W |
|                 | Thermal Resistance, Junction-to-Ambient (*1 in <sup>2</sup> Pad of 2-oz Copper), Max. | 50                         |      |

## **Package Marking and Ordering Information**

| Part Number | Top Mark | Package | Packing Method | Reel Size | Tape Width | Quantity   |
|-------------|----------|---------|----------------|-----------|------------|------------|
| FQD1N60CTM  | FQD1N60C | D-PAK   | Tape and Reel  | 330 mm    | 16mm       | 2500 units |
| FQU1N60CTU  | FQU1N60C | I-PAK   | Tube           | N/A       | N/A        | 70 units   |

## **Electrical Characteristics** $T_C = 25^{\circ}C$ unless otherwise noted.

| Symbol                                  | Parameter                                             | Test Conditions                                             | Min. | Тур. | Max. | Unit    |
|-----------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|------|------|------|---------|
| Off Cha                                 | racteristics                                          |                                                             |      |      |      |         |
| BV <sub>DSS</sub>                       | Drain-Source Breakdown Voltage                        | $V_{GS} = 0 \text{ V, } I_D = 250  \mu\text{A}$             | 600  |      |      | V       |
| ΔBV <sub>DSS</sub><br>/ ΔT <sub>J</sub> | Breakdown Voltage Temperature<br>Coefficient          | I <sub>D</sub> = 250 μA, Referenced to 25°C                 |      | 0.6  |      | V/°C    |
| I <sub>DSS</sub>                        | Zero Gate Voltage Drain Current                       | V <sub>DS</sub> = 600 V, V <sub>GS</sub> = 0 V              |      |      | 1    | μА      |
|                                         |                                                       | V <sub>DS</sub> = 480 V, T <sub>C</sub> = 125°C             |      |      | 10   | μА      |
| I <sub>GSSF</sub>                       | Gate-Body Leakage Current, Forward                    | V <sub>GS</sub> = 30 V, V <sub>DS</sub> = 0 V               |      |      | 100  | nA      |
| I <sub>GSSR</sub>                       | Gate-Body Leakage Current, Reverse                    | V <sub>GS</sub> = -30 V, V <sub>DS</sub> = 0 V              |      |      | -100 | nA      |
| On Cha                                  | racteristics                                          |                                                             |      |      | •    | •       |
| V <sub>GS(th)</sub>                     | Gate Threshold Voltage                                | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μA | 2.0  |      | 4.0  | V       |
| R <sub>DS(on)</sub>                     | Static Drain-Source<br>On-Resistance                  | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.5 A              |      | 9.3  | 11.5 | Ω       |
| 9 <sub>FS</sub>                         | Forward Transconductance                              | V <sub>DS</sub> = 40 V, I <sub>D</sub> = 0.5 A              |      | 0.75 |      | S       |
|                                         | ic Characteristics                                    |                                                             |      | 100  | 1-0  | 1 -     |
| C <sub>iss</sub>                        | Input Capacitance                                     | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V},$              |      | 130  | 170  | pF      |
| C <sub>oss</sub>                        | Output Capacitance                                    | f = 1.0 MHz                                                 |      | 19   | 25   | pF<br>_ |
| C <sub>rss</sub>                        | Reverse Transfer Capacitance                          |                                                             |      | 3.5  | 4.5  | pF      |
| Switchi                                 | ng Characteristics                                    |                                                             |      |      |      |         |
| t <sub>d(on)</sub>                      | Turn-On Delay Time                                    | V <sub>DD</sub> = 300 V, I <sub>D</sub> = 1.1 A,            |      | 7    | 24   | ns      |
| t <sub>r</sub>                          | Turn-On Rise Time                                     | $R_G = 25 \Omega$                                           |      | 21   | 52   | ns      |
| t <sub>d(off)</sub>                     | Turn-Off Delay Time                                   |                                                             |      | 13   | 36   | ns      |
| t <sub>f</sub>                          | Turn-Off Fall Time                                    | (Note 4)                                                    |      | 27   | 64   | ns      |
| Qg                                      | Total Gate Charge                                     | V <sub>DS</sub> = 480 V, I <sub>D</sub> = 1.1 A,            |      | 4.8  | 6.2  | nC      |
| Q <sub>gs</sub>                         | Gate-Source Charge                                    | V <sub>GS</sub> = 10 V                                      |      | 0.7  |      | nC      |
| Q <sub>gd</sub>                         | Gate-Drain Charge                                     | (Note 4)                                                    |      | 2.7  |      | nC      |
| Drain-S                                 | ource Diode Characteristics a                         | nd Maximum Ratings                                          |      |      |      |         |
| I <sub>S</sub>                          | Maximum Continuous Drain-Source Diode Forward Current |                                                             |      |      | 1    | Α       |
| I <sub>SM</sub>                         | Maximum Pulsed Drain-Source Diode Forward Current     |                                                             |      |      | 4    | Α       |
| V <sub>SD</sub>                         | Drain-Source Diode Forward Voltage                    | $V_{GS} = 0 \text{ V}, I_S = 0.5 \text{ A}$                 |      |      | 1.4  | V       |
| t <sub>rr</sub>                         | Reverse Recovery Time                                 | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.1 A,              |      | 190  |      | ns      |
| Q <sub>rr</sub>                         | Reverse Recovery Charge                               | dI <sub>F</sub> / dt = 100 A/μs                             |      | 0.53 |      | μС      |

#### Notes

- 1. Repetitive Rating : pulse-width limited by maximum junction temperature.
- 2. L = 59 mH, I  $_{AS}$  =  $\,$  1.1 A, V  $_{DD}$  = 50 V, R  $_{G}$  = 25  $\Omega,$  starting  $\,$  T  $_{J}$  = 25  $^{\circ}C.$
- $3.~I_{SD} \leq 1.1~A,~di/dt \leq 200~A/\mu s,~V_{DD} \leq BV_{DSS,}~starting~~T_J = 25^{\circ}C.$
- 4. Essentially independent of operating temperature.

## **Typical Characteristics**



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance Variation vs Drain Current and Gate Voltage



Figure 4. Body Diode Forward Voltage Variation with Source Current and Temperature



Figure 5. Capacitance Characteristics



Figure 6. Gate Charge Characteristics

## Typical Characteristics (Continued)



Figure 7. Breakdown Voltage Variation vs Temperature



Figure 8. On-Resistance Variation vs Temperature



Figure 9. Maximum Safe Operating Area



Figure 10. Maximum Drain Current vs Case Temperature



Figure 11. Transient Thermal Response Curve

Figure 12. Gate Charge Test Circuit & Waveform



Figure 13. Resistive Switching Test Circuit & Waveforms



Figure 14. Unclamped Inductive Switching Test Circuit & Waveforms



Ě Λ<sup>DD</sup>

DUT + V<sub>DS</sub> - L

Same Type as DUT

• dv/dt controlled by R<sub>G</sub>
• I<sub>SD</sub> controlled by pulse period

 $\prod \!\!\!\! \int V_{GS}$ 

Figure 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative